Datasheet

2009-2012 Microchip Technology Inc. DS70616G-page 57
dsPIC33EPXXX(GP/MC/MU)806/810/814 and PIC24EPXXX(GP/GU)810/814
TABLE 4-2: CPU CORE REGISTER MAP FOR PIC24EPXXX(GP/GU)810/814 DEVICES ONLY
File
Name
Addr. Bit 15 Bit 14 Bit 13 Bit 12 Bit 11 Bit 10 Bit 9 Bit 8 Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0
All
Resets
W0 0000 W0 (WREG) 0000
W1 0002 W1 0000
W2 0004 W2 0000
W3 0006 W3 0000
W4 0008 W4 0000
W5 000A W5 0000
W6 000C W6 0000
W7 000E W7 0000
W8 0010 W8 0000
W9 0012 W9 0000
W10 0014 W10 0000
W11 0016 W11 0000
W12 0018 W12 0000
W13 001A W13 0000
W14 001C W14 0000
W15 001E W15 1000
SPLIM 0020 SPLIM 0000
PCL 002E PCL
0000
PCH 0030
—PCH0000
DSRPAG 0032
DSRPAG<9:0> 0001
DSWPAG 0034
DSWPAG<8:0> 0001
RCOUNT 0036 RCOUNT<15:0> 0000
SR 0042
DC IPL2 IPL1 IPL0 RA N OV Z C 0000
CORCON 0044 VAR
—IPL3SFA 0020
DISICNT 0052
DISICNT<13:0> 0000
TBLPAG 0054
TBLPAG<7:0> 0000
MSTRPR 0058 MSTRPR<15:0> 0000
Legend: — = unimplemented, read as ‘0’. Reset values are shown in hexadecimal.