Datasheet

Table Of Contents
© 2006 Microchip Technology Inc. DS70143C-page 219
dsPIC30F6011A/6012A/6013A/6014A
F
Fast Context Saving............................................................49
Flash Program Memory ......................................................51
Control Registers ........................................................52
NVMADR ............................................................ 52
NVMADRU..........................................................52
NVMCON............................................................ 52
NVMKEY............................................................. 52
I
I/O Pin Specifications
Input.......................................................................... 178
Output....................................................................... 179
I/O Ports..............................................................................63
Parallel (PIO) ..............................................................63
I
2
C 10-bit Slave Mode Operation ........................................97
Reception.................................................................... 98
Transmission............................................................... 97
I
2
C 7-bit Slave Mode Operation.......................................... 97
Reception.................................................................... 97
Transmission............................................................... 97
I
2
C Master Mode Operation ................................................ 99
Baud Rate Generator................................................ 100
Clock Arbitration........................................................100
Multi-Master Communication, Bus Collision
and Bus Arbitration ........................................... 100
Reception.................................................................... 99
Transmission............................................................... 99
I
2
C Master Mode Support ...................................................99
I
2
C Module ..........................................................................95
Addresses...................................................................97
Bus Data Timing Characteristics
Master Mode..................................................... 201
Slave Mode.......................................................203
Bus Data Timing Requirements
Master Mode..................................................... 202
Slave Mode.......................................................203
Bus Start/Stop Bits Timing Characteristics
Master Mode..................................................... 201
Slave Mode.......................................................203
General Call Address Support .................................... 99
Interrupts.....................................................................98
IPMI Support............................................................... 99
Operating Function Description ..................................95
Operation During CPU Sleep and Idle Modes .......... 100
Pin Configuration ........................................................ 95
Programmer’s Model................................................... 95
Register Map.............................................................101
Registers..................................................................... 95
Slope Control ..............................................................99
Software Controlled Clock Stretching (STREN = 1).... 98
Various Modes ............................................................95
I
2
S Mode Operation ..........................................................133
Data Justification.......................................................133
Frame and Data Word Length Selection................... 133
Idle Current (I
IDLE) ............................................................176
In-Circuit Serial Programming (ICSP) ......................... 51, 145
Input Capture (CAPX) Timing Characteristics .................. 191
Input Capture Module ......................................................... 83
Interrupts.....................................................................84
Register Map............................................................... 85
Input Capture Operation During Sleep and Idle Modes ...... 84
CPU Idle Mode............................................................84
CPU Sleep Mode ........................................................ 84
Input Capture Timing Requirements .................................191
Input Change Notification Module....................................... 67
Register Map for dsPIC30F6011/6012 (Bits 15-8) ..... 67
Register Map for dsPIC30F6011/6012 (Bits 7-0) ....... 67
Register Map for dsPIC30F6013/6014 (Bits 15-8) ..... 67
Register Map for dsPIC30F6013/6014 (Bits 7-0) ....... 67
Instruction Addressing Modes ............................................ 39
File Register Instructions............................................ 39
Fundamental Modes Supported ................................. 39
MAC Instructions ........................................................ 40
MCU Instructions........................................................ 39
Move and Accumulator Instructions ........................... 40
Other Instructions ....................................................... 40
Instruction Set
Overview................................................................... 164
Summary .................................................................. 161
Internet Address ............................................................... 223
Interrupt Controller
Register Map .............................................................. 50
Interrupt Priority .................................................................. 46
Interrupt Sequence ............................................................. 48
Interrupt Stack Frame................................................. 49
Interrupts ............................................................................ 45
L
Load Conditions................................................................ 182
Low Voltage Detect (LVD)................................................ 156
Low-Voltage Detect Characteristics.................................. 179
LVDL Characteristics........................................................ 180
M
Memory Organization ......................................................... 25
Core Register Map ..................................................... 35
Microchip Internet Web Site.............................................. 223
Modes of Operation
Disable...................................................................... 113
Initialization............................................................... 113
Listen All Messages.................................................. 113
Listen Only................................................................ 113
Loopback.................................................................. 113
Normal Operation ..................................................... 113
Modulo Addressing............................................................. 40
Applicability................................................................. 42
Operation Example..................................................... 41
Start and End Address ............................................... 41
W Address Register Selection.................................... 41
MPLAB ASM30 Assembler, Linker, Librarian................... 170
MPLAB ICD 2 In-Circuit Debugger ................................... 171
MPLAB ICE 2000 High-Performance Universal
In-Circuit Emulator.................................................... 171
MPLAB Integrated Development Environment Software.. 169
MPLAB PM3 Device Programmer .................................... 171
MPLAB REAL ICE In-Circuit Emulator System ................ 171
MPLINK Object Linker/MPLIB Object Librarian................ 170
N
NVM
Register Map .............................................................. 55