Datasheet

Table Of Contents
© 2011 Microchip Technology Inc. DS70143E-page 229
dsPIC30F6011A/6012A/6013A/6014A
T
Table Instruction Operation Summary ................................ 51
Temperature and Voltage Specifications
AC ............................................................................. 183
Timer1 Module .................................................................... 67
16-bit Asynchronous Counter Mode ........................... 67
16-bit Synchronous Counter Mode ............................. 67
16-bit Timer Mode....................................................... 67
Gate Operation ........................................................... 68
Interrupt....................................................................... 68
Operation During Sleep Mode .................................... 68
Prescaler..................................................................... 68
Real-Time Clock ......................................................... 68
Interrupts............................................................. 69
Oscillator Operation ............................................ 69
Register Map............................................................... 70
Timer2 and Timer3 Selection Mode .................................... 86
Timer2/3 Module ................................................................. 71
16-bit Timer Mode....................................................... 71
32-bit Synchronous Counter Mode ............................. 71
32-bit Timer Mode....................................................... 71
ADC Event Trigger...................................................... 74
Gate Operation ........................................................... 74
Interrupt....................................................................... 74
Operation During Sleep Mode .................................... 74
Register Map............................................................... 75
Timer Prescaler........................................................... 74
Timer4/5 Module ................................................................. 77
Register Map............................................................... 79
Timing Characteristics
ADC
Low-speed (ASAM = 0, SSRC = 000) .............. 209
Band Gap Start-up Time ........................................... 190
CAN Module I/O........................................................ 207
CLKOUT and I/O....................................................... 187
DCI Module
AC-Link Mode ................................................... 197
Multichannel, I
2
S Modes................................... 195
External Clock........................................................... 183
I
2
C Bus Data
Master Mode..................................................... 203
Slave Mode....................................................... 205
I
2
C Bus Start/Stop Bits
Master Mode..................................................... 203
Slave Mode....................................................... 205
Input Capture (CAPX) ............................................... 193
OC/PWM Module ...................................................... 194
Oscillator Start-up Timer ........................................... 188
Output Compare Module........................................... 193
Power-up Timer ........................................................ 188
Reset......................................................................... 188
SPI Module
Master Mode (CKE = 0) .................................... 198
Master Mode (CKE = 1) .................................... 199
Slave Mode (CKE = 0) ...................................... 200
Slave Mode (CKE = 1) ...................................... 201
Type A, B and C Timer External Clock ..................... 191
Watchdog Timer (WDT) ............................................ 188
Timing Diagrams
CAN Bit ..................................................................... 116
Frame Sync, AC-Link Start of Frame........................ 126
Frame Sync, Multi-Channel Mode ............................ 126
I
2
S Interface Frame Sync.......................................... 126
PWM Output ............................................................... 87
Time-out Sequence on Power-up
(MCLR
Not Tied to VDD), Case 1 ..................... 154
Time-out Sequence on Power-up
(MCLR
Not Tied to VDD), Case 2 ..................... 154
Time-out Sequence on Power-up
(MCLR
Tied to VDD) ......................................... 154
Timing Diagrams.See Timing Characteristics
Timing Requirements
Band Gap Start-up Time........................................... 190
Brown-out Reset....................................................... 189
CAN Module I/O ....................................................... 207
CLKOUT and I/O ...................................................... 187
DCI Module
AC-Link Mode................................................... 197
Multichannel, I
2
S Modes................................... 196
External Clock .......................................................... 184
I
2
C Bus Data (Master Mode) .................................... 204
I
2
C Bus Data (Slave Mode) ...................................... 206
Input Capture............................................................ 193
Oscillator Start-up Timer........................................... 189
Output Compare Module .......................................... 193
Power-up Timer ........................................................ 189
Reset ........................................................................ 189
Simple OC/PWM Mode ............................................ 194
SPI Module
Master Mode (CKE = 0).................................... 198
Master Mode (CKE = 1).................................... 199
Slave Mode (CKE = 0)...................................... 200
Slave Mode (CKE = 1)...................................... 202
Type A Timer External Clock.................................... 191
Type B Timer External Clock.................................... 192
Type C Timer External Clock.................................... 192
Watchdog Timer (WDT)............................................ 189
Timing Specifications
External Clock Requirements ................................... 184
PLL Clock ................................................................. 185
PLL Jitter .................................................................. 185
Trap Vectors ....................................................................... 48
Traps .................................................................................. 47
Hard and Soft ............................................................. 48
Sources ...................................................................... 47
Address Error Trap............................................. 47
Math Error Trap .................................................. 47
Oscillator Fail Trap ............................................. 48
Stack Error Trap ................................................. 48
U
UART Module
Address Detect Mode ............................................... 107
Auto Baud Support ................................................... 108
Baud Rate Generator ............................................... 107
Enabling and Setting Up........................................... 105
Framing Error (FERR) .............................................. 107
Idle Status................................................................. 107
Loopback Mode ........................................................ 107
Operation During CPU Sleep and Idle Modes.......... 108
Overview................................................................... 103
Parity Error (PERR) .................................................. 107
Receive Break .......................................................... 107
Receive Buffer (UxRXB)........................................... 106
Receive Buffer Overrun Error (OERR Bit) ................ 106
Receive Interrupt ...................................................... 106
Receiving Data ......................................................... 106
Receiving in 8-bit or 9-bit Data Mode ....................... 106
Reception Error Handling ......................................... 106
Transmit Break ......................................................... 106
Transmit Buffer (UxTXB) .......................................... 105