Datasheet

Table Of Contents
© 2006 Microchip Technology Inc. DS70117F-page 215
dsPIC30F6011/6012/6013/6014
APPENDIX A: REVISION HISTORY
Revision F (November 2006)
Previous versions of this data sheet contained
Advance or Preliminary Information. They were distrib-
uted with incomplete characterization data.
Revision F of this document reflects the following
updates:
Supported I
2
C Slave Addresses
(see Table 15-1)
ADC Conversion Clock selection to allow 200 kHz
sampling rate (see Section 19.0 “12-bit Analog-
to-Digital Converter (A/D) Module”)
Operating Current (Idd) Specifications
(see Table 23-5)
BOR voltage limits
(see Table 23-11)
I/O pin Input Specifications
(see Table 23-8)
Watchdog Timer time-out limits
(see Table 23-21)