Datasheet

137
XMEGA D3 [DATASHEET]
Atmel-8134N-ATxmega32D3-64D3-128D3-192D3-256D3-384D3_datasheet–03/2014
Table 32-115. SPI timing characteristics and requirements.
32.4.15 Two-wire interface characteristics
Table 32-116 on page 138 describes the requirements for devices connected to the Two-Wire Interface Bus. The Atmel
AVR XMEGA Two-Wire Interface meets or exceeds these requirements under the noted conditions. Timing symbols
refer to Figure 32-28.
Figure 32-28. Two-wire interface bus timing.
Symbol Parameter Condition Min. Typ. Max. Units
t
SCK
SCK period Master
(See Table 20-3 in
XMEGA D manual)
ns
t
SCKW
SCK high/low width Master 0.5 * SCK
t
SCKR
SCK rise time Master 2.7
t
SCKF
SCK fall time Master 2.7
t
MIS
MISO setup to SCK Master 10
t
MIH
MISO hold after SCK Master 10
t
MOS
MOSI setup SCK Master 0.5 * SCK
t
MOH
MOSI hold after SCK Master 1
t
SSCK
Slave SCK Period Slave 4 * t Clk
PER
t
SSCKW
SCK high/low width Slave 2 * t Clk
PER
t
SSCKR
SCK rise time Slave 1600
t
SSCKF
SCK fall time Slave 1600
t
SIS
MOSI setup to SCK Slave 3
t
SIH
MOSI hold after SCK Slave tClk
PER
t
SSS
SS setup to SCK Slave 21
t
SSH
SS hold after SCK Slave 20
t
SOS
MISO setup SCK Slave 8
t
SOH
MISO hold after SCK Slave 13
t
SOSS
MISO setup after SS low Slave 11
t
SOSH
MISO hold after SS high Slave 8
t
HD;STA
t
of
SDA
SCL
t
LOW
t
HIGH
t
SU;STA
t
BUF
t
r
t
HD;DAT
t
SU;DAT
t
SU;STO