Datasheet

Table Of Contents
91
Atmel | SMART SAM D20 [DATASHEET]
Atmel-42129K–SAM-D20_datasheet–06/2014
z Bits 7:6 – Reserved
These bits are unused and reserved for future use. For compatibility with future devices, always write these bits to
zero when this register is written. These bits will always return zero when read.
z Bits 5:0 – ID[5:0]: Generic Clock Selection ID
These bits select the generic clock that will be configured. The value of the ID bit group versus module instance is shown
in
Table 14-2.
Table 14-1. Generic Clock Generator
Value Description
0x0 Generic clock generator 0
0x1 Generic clock generator 1
0x2 Generic clock generator 2
0x3 Generic clock generator 3
0x4 Generic clock generator 4
0x5 Generic clock generator 5
0x6 Generic clock generator 6
0x7 Generic clock generator 7
0x8-0xF Reserved
Table 14-2. Generic Clock Selection ID
Value Description
0x00 DFLL48M Reference
0x01 WDT
0x02 RTC
0x03 EIC
0x04 EVSYS_CHANNEL_0
0x05 EVSYS_CHANNEL_1
0x06 EVSYS_CHANNEL_2
0x07 EVSYS_CHANNEL_3
0x08 EVSYS_CHANNEL_4
0x09 EVSYS_CHANNEL_5
0x0A EVSYS_CHANNEL_6
0x0B EVSYS_CHANNEL_7
0x0C SERCOMx_SLOW
0x0D SERCOM0_CORE
0x0E SERCOM1_CORE