Datasheet

Table Of Contents
636
Atmel | SMART SAM D20 [DATASHEET]
Atmel-42129K–SAM-D20_datasheet–06/2014
36.2 Rev. J – 12/2013
36.3 Rev. I – 12/2013
NVMCTRL - Non-
Volatile Memory
Controller
Cleaned up the CTRLB register.
General Removed “Preliminary”
Description
z Updated partially the Atmel SAM D20 “Description” on page 1
Features
z Power Consumption has been updated to “Down to 8µA running the Peripheral Touch
Controller”
Configuration
Summary
Updated the “Configuration Summary” on page 3
Ordering
Information
Updated “Ordering Information” on page 4
z Added AT prefix at the start of the ordering codes
Block Diagram
Updated the “Block Diagram” on page 7
z Added the description of the connection between PORT and ARM CORTEX-M0+ CPU:
ARM SINGLE CYCLE IOBUS
z Renamed GENERIC CLOCK to GENERIC CLOCK CONTROLLER
I/O Multiplexing and
Considerations
Updated the “I/O Multiplexing and Considerations” on page 11
z Renamed all GCLK/IO[x] to GCLK_IO[x] in the Table 5-1
z Updated the description of the “Serial Wire Debug Interface Pinout” on page 13
z Added SWDIO to PA31 column G in the Table 5-1 and added a footnote
Product Mapping
Changed Peripheral to AHB-APB
Signal Description
Updated the “Signal Descriptions List” on page 14
z Removed GCLK from the heading “Generic Clock Generator”
z Renamed IO[7:0] to GCLK_IO[7:0]
Memories
z Added “Serial Number” on page 23
z Software Calibration Row changed to Software Calibration Area
z Added Figure 9-1
z Updated the Table 9-4
z Added the BOD33 and BOD12 default settings
z Added DFLL48M COARSE CAL and DFLL48M FINE CAL
z Added table notes on rev C (Bit 40 and Bit 41) to the Table 9-3
Device Service Unit
z Updated Table 12-7
z Redefined DID register. FAMILY changed from 4 bits to 5 bits and SERIES from
8 bits to 6 bits
z Updated DID register
z Updated Family and Series bit registers
z Updated Table 12-8. Added ATSAMD20E18A device at 0xA.