Datasheet

Table Of Contents
22
Atmel | SMART SAM D20 [DATASHEET]
Atmel-42129K–SAM-D20_datasheet–06/2014
9.3 Non-Volatile Memory (NVM) User Row Mapping
The NVM User Row contains calibration data that are automatically read at device power on.
The NVM User Row can be read at address 0x804000.
To write the NVM User Row refer to “NVMCTRL – Non-Volatile Memory Controller” on page 258.
Note that when writing to the User Row the values will only be loaded at device reset.
Table 9-3. NVM User Row Mapping
Notes: 1. On rev C: Bit 40 is “Reserved” and Default value = 1.
2. On rev C: Bit 41 is “Reserved” and Default value = 1.
Bit Position Name Description
2:0 BOOTPROT
Used to select one of eight different bootloader sizes. Refer to “NVMCTRL –
Non-Volatile Memory Controller” on page 258. Default value = 7.
3 Reserved
6:4 EEPROM
Used to select one of eight different EEPROM area sizes. Refer to
“NVMCTRL – Non-Volatile Memory Controller” on page 258. Default
value = 7.
7 Reserved
13:8 BOD33 Level
BOD33 Threshold Level (BOD33.LEVEL) at power on. Refer to BOD33
register. Default value = 7.
14 BOD33 Enable BOD33 Enable at power on. Refer to BOD33 register. Default value = 1.
16:15 BOD33 Action BOD33 Action at power on. Refer to BOD33 register. Default value = 1.
24:17 Reserved
Voltage Regulator Internal BOD(BOD12) configuration. These bits are written
in production and must not be changed. Default value = 0x70.
25 WDT Enable WDT Enable at power on. Refer to WDT CTRL register. Default value = 0.
26 WDT Always-On WDT Always-On at power on. Refer to WDT CTRL register. Default value = 0.
30:27 WDT Period
WDT Period at power on. Refer to WDT CONFIG register. Default
value = 0xB.
34:31 WDT Window
WDT Window mode time-out at power on. Refer to WDT CONFIG register.
Default value, WINDOW_1 = 0x5.
38:35 WDT EWOFFSET
WDT Early Warning Interrupt Time Offset at power on. Refer to WDT
EWCTRL register. Default value = 0xB.
39 WDT WEN
WDT Timer Window Mode Enable at power on. Refer to WDT CTRL register.
Default value = 0.
40
(1)
BOD33 Hysteresis
BOD33 Hysteresis configuration at power on. Refer to BOD33 register. Default
value = 0.
41
(2)
Reserved
Voltage Regulator Internal BOD(BOD12) configuration. This bit is written in
production and must not be changed. Default value = 0.
47:42 Reserved
63:48 LOCK
NVM Region Lock Bits. Refer to “NVMCTRL – Non-Volatile Memory
Controller” on page 258.
Default value = 0xFFFF.