Datasheet

1113
SAM4S [DATASHEET]
11100E–ATARM–24-Jul-13
.
Doc. Rev.
11100B
Comments Change
Request
Ref.
Introduction
48 pins packages (SAM4S16A and SAM4S8A devices) removed.
Write Protected Registers added in “Description” on page 1.
Note related to EWP and EWPL commands added in Section 8.1.3.1 “Flash Overview” on page 31.
References to WFE instructions replaced by relevant bits precise descriptions.
Dual bank and cache memory mentioned in “Description” on page 1 and “Configuration Summary” on page 3.
Flash and SRAM memory sizes updated in “Description” on page 1 and “Configuration Summary” on page 3.
1 μA instead of 3 in “Description” on page 1, Section 5.2 on page 20 and Section 5.5.1 on page 22.
Table titles and sub-section titles updated with new devices.
New block diagram added in Figure 2-4 on page 7.
VFBGA100 package added: Figure 4-3 on page 13 and Table 4-3 on page 16 added.
Reference to CortexM3 deleted and VDDIO value added in Section 5.5.1 “Backup Mode” on page 22.
Entering Wait Mode process updated and current changed from 15 to 32 μA in Section 5.5.2 on page 22.
Added paragraph detailing mode selection with FLPM value in Section 5.5.3 on page 23.
Values added and notes updated in Table 5-1 on page 24.
Third paragraph frequency values updated in Section 6.1 on page 27.
SRAM upper address changed to 0x20400000, and EFC1 added in Figure 7-1 on page 30.
Note added in Section 8.1.3.1 “Flash Overview” on page 31.
New devices features added in Section 8.1.1 “Internal SRAM” on page 31, Section 8.1.3.1 “Flash Overview” on
page 31, Section 8.1.3.4 “Lock Regions” on page 33, Section 8.1.3.5 “Security Bit Feature” on page 34, Section
8.1.3.11 “GPNVM Bits” on page 34.
EEFC replaced by EEFC0 and EEFC1 in Table 11-1 on page 41.
‘Cortex M-4’ changed for ‘Cortex-M4’ in block diagrams: Figure 2-1 on page 4 and Figure 2-2 on page 5.
Section 5.5.4 “Low-power Mode Summary Table”, updated the list of potential wake up sources for Sleep Mode
in Table 5-1 on page 24.
Added references to S16 in the flash size description in Section 8.1.3.1 “Flash Overview”.
Section 2. “Block Diagram”, replaced “Time Counter B” by “Time Counter A” in Figure 2-1 on page 4.
Fixed the section structure for Section 5.5.3 “Sleep Mode”.
8100
8213
8225
8275
rfo
rfo
rfo
rfo
rfo
rfo
CORTEX
FPU related instructions deleted in Table 12-13 on page 79.
Fonts style corrected for instructions code in the whole chapter.
Updated Figure 12-9 on page 88.
8252
rfo
rfo
RSTC
Updated for dual core.
EXTRST field description updated in Section 14.5.1 “Reset Controller Control Register” on page 250.
8306
8340