Datasheet

Table Of Contents
v
ATmega32A [DATASHEET]
Atmel-8155D-AVR-ATmega32A-Datasheet_02/2014
23.5 Prescaling and Conversion Timing ................................................................196
23.6 Changing Channel or Reference Selection ...................................................199
23.7 ADC Noise Canceler .....................................................................................200
23.8 ADC Conversion Result .................................................................................203
23.9 Register Description ......................................................................................206
24 JTAG Interface and On-chip Debug System ...................................... 210
24.1 Features ........................................................................................................210
24.2 Overview ........................................................................................................210
24.3 TAP – Test Access Port ................................................................................210
24.4 TAP Controller ...............................................................................................212
24.5 Using the Boundary-scan Chain ....................................................................213
24.6 Using the On-chip Debug System .................................................................213
24.7 On-chip Debug Specific JTAG Instructions ...................................................214
24.8 Using the JTAG Programming Capabilities ...................................................214
24.9 Register Description ......................................................................................215
24.10 Bibliography ...................................................................................................215
25 IEEE 1149.1 (JTAG) Boundary-scan ................................................... 216
25.1 Features ........................................................................................................216
25.2 Overview ........................................................................................................216
25.3 Data Registers ...............................................................................................216
25.4 Boundary-scan Specific JTAG Instructions ...................................................218
25.5 Boundary-scan Chain ....................................................................................219
25.6 ATmega32A Boundary-scan Order ...............................................................229
25.7 Boundary-scan Description Language Files ..................................................234
25.8 Register Description ......................................................................................234
26 Boot Loader Support – Read-While-Write Self-Programming .........235
26.1 Features ........................................................................................................235
26.2 Overview ........................................................................................................235
26.3 Application and Boot Loader Flash Sections .................................................235
26.4 Read-While-Write and no Read-While-Write Flash Sections ........................235
26.5 Boot Loader Lock Bits ...................................................................................238
26.6 Entering the Boot Loader Program ................................................................239
26.7 Addressing the Flash during Self-Programming ............................................240
26.8 Self-Programming the Flash ..........................................................................241
26.9 Register Description ......................................................................................246