Datasheet

Table Of Contents
246
ATmega32A [DATASHEET]
Atmel-8155D-AVR-ATmega32A-Datasheet_02/2014
Note: 1. For details about these two section, see “NRWW – No Read-While-Write Section” on page 253 and “RWW – Read-
While-Write Section” on page 253
Note: 1. Z15: always ignored
Z0: should be zero for all SPM commands, byte select for the LPM instruction.
See “Addressing the Flash during Self-Programming” on page 257 for details about the use of Z-pointer during
Self-Programming.
26.9 Register Description
26.9.1 SPMCR – Store Program Memory Control Register
The Store Program Memory Control Register contains the control bits needed to control the Boot Loader
operations.
Bit 7 – SPMIE: SPM Interrupt Enable
When the SPMIE bit is written to one, and the I-bit in the Status Register is set (one), the SPM ready interrupt will
be enabled. The SPM ready Interrupt will be executed as long as the SPMEN bit in the SPMCR Register is cleared.
Bit 6 – RWWSB: Read-While-Write Section Busy
When a self-programming (Page Erase or Page Write) operation to the RWW section is initiated, the RWWSB will
be set (one) by hardware. When the RWWSB bit is set, the RWW section cannot be accessed. The RWWSB bit
will be cleared if the RWWSRE bit is written to one after a Self-Programming operation is completed. Alternatively
the RWWSB bit will automatically be cleared if a page load operation is initiated.
Bit 5 – Reserved Bit
This bit is a reserved bit in the ATmega32A and always read as zero.
Bit 4 – RWWSRE: Read-While-Write Section Read Enable
Table 26-8. Explanation of Different Variables used in Figure 25-3 and the Mapping to the Z-pointer
Variable
Corresponding
Z-value
(1)
Description
PCMSB
13 Most significant bit in the Program Counter. (The
Program Counter is 14 bits PC[13:0])
PAGEMS B
5 Most significant bit which is used to address the
words within one page (64 words in a page requires
6 bits PC [5:0]).
ZPCMSB
Z14 Bit in Z-register that is mapped to PCMSB. Because
Z0 is not used, the ZPCMSB equals PCMSB + 1.
ZPAGEMSB
Z6 Bit in Z-register that is mapped to PAGEMSB.
Because Z0 is not used, the ZPAGEMSB equals
PAGEMSB + 1.
PCPAGE
PC[13:6] Z14:Z7 Program Counter page address: Page select, for
page erase and page write
PCWORD
PC[5:0] Z6:Z1 Program Counter word address: Word select, for
filling temporary buffer (must be zero during page
write operation)
Bit 765 4 3210
SPMIE RWWSB RWWSRE BLBSET PGWRT PGERS SPMEN SPMCR
Read/Write R/W R R R/W R/W R/W R/W R/W
Initial value 0 0 0 0 0 0 0 0