Datasheet

Table Of Contents
81
2570N–AVR–05/11
ATmega325/3250/645/6450
14.4 Register Description
14.4.1 MCUCR – MCU Control Register
Bit 4 – PUD: Pull-up Disable
When this bit is written to one, the pull-ups in the I/O ports are disabled even if the DDxn and
PORTxn Registers are configured to enable the pull-ups ({DDxn, PORTxn} = 0b01). See “Con-
figuring the Pin” on page 61 for more details about this feature.
14.4.2 PORTA – Port A Data Register
14.4.3 DDRA – Port A Data Direction Register
14.4.4 PINA – Port A Input Pins Address
Table 14-21. Overriding Signals for Alternate Functions in PH3:0
Signal
Name PJ3/PCINT27 PJ2/PCINT26 PJ1/PCINT25 PJ0/PCINT24
PUOE0000
PUOV0000
DDOE 0 0 0 0
DDOV 0 0 0 0
PVOE0000
PVOV0000
PTOE––––
DIEOE PCINT27 •
PCIE0
PCINT26 •
PCIE0
PCINT25 •
PCIE0
PCINT24 •
PCIE0
DIEOV0000
DI––––
AIO––––
Bit 7 6 5 4 3 2 1 0
0x35 (0x55)
JTD –PUD IVSEL IVCE MCUCR
Read/Write R/W R R R/W R R R/W R/W
Initial Value 0 0 0 0 0 0 0 0
Bit 76543210
0x02 (0x22)
PORTA7 PORTA6 PORTA5 PORTA4 PORTA3 PORTA2 PORTA1 PORTA0
PORTA
Read/Write R/W R/W R/W R/W R/W R/W R/W R/W
Initial Value00000000
Bit 76543210
0x01 (0x21) DDA7 DDA6 DDA5 DDA4 DDA3 DDA2 DDA1 DDA0 DDRA
Read/Write R/W R/W R/W R/W R/W R/W R/W R/W
Initial Value00000000
Bit 76543210
0x00 (0x20) PINA7 PINA6 PINA5 PINA4 PINA3 PINA2 PINA1 PINA0 PINA
Read/Write R/W R/W R/W R/W R/W R/W R/W R/W
Initial Value N/A N/A N/A N/A N/A N/A N/A N/A