Datasheet

Table Of Contents
v
2570N–AVR–05/11
ATmega325/3250/645/6450
23.3 Starting a Conversion ....................................................................................203
23.4 Prescaling and Conversion Timing ................................................................204
23.5 Changing Channel or Reference Selection ...................................................206
23.6 ADC Noise Canceler .....................................................................................207
23.7 ADC Conversion Result .................................................................................211
23.8 Register Description ......................................................................................213
24 JTAG Interface and On-chip Debug System ..................................... 218
24.1 Features ........................................................................................................218
24.2 Overview ........................................................................................................218
24.3 TAP – Test Access Port ................................................................................218
24.4 TAP Controller ...............................................................................................220
24.5 Using the Boundary-scan Chain ....................................................................221
24.6 Using the On-chip Debug System .................................................................221
24.7 On-chip Debug Specific JTAG Instructions ...................................................222
24.8 Using the JTAG Programming Capabilities ...................................................223
24.9 Bibliography ...................................................................................................223
24.10 Register Description ......................................................................................223
25 IEEE 1149.1 (JTAG) Boundary-scan ................................................... 224
25.1 Features ........................................................................................................224
25.2 System Overview ...........................................................................................224
25.3 Data Registers ...............................................................................................224
25.4 Boundary-scan Specific JTAG Instructions ...................................................226
25.5 Boundary-scan Related Register in I/O Memory ...........................................227
25.6 Boundary-scan Chain ....................................................................................228
25.7 Boundary-scan Order ....................................................................................237
25.8 Boundary-scan Description Language Files ..................................................250
26 Boot Loader Support – Read-While-Write Self-Programming ......... 251
26.1 Features ........................................................................................................251
26.2 Overview ........................................................................................................251
26.3 Application and Boot Loader Flash Sections .................................................251
26.4 Read-While-Write and No Read-While-Write Flash Sections ........................252
26.5 Boot Loader Lock Bits ...................................................................................254
26.6 Entering the Boot Loader Program ................................................................255
26.7 Addressing the Flash During Self-Programming ...........................................256
26.8 Self-Programming the Flash ..........................................................................257