Datasheet

Table Of Contents
148
2570N–AVR–05/11
ATmega325/3250/645/6450
19. SPI – Serial Peripheral Interface
19.1 Features
The Atmel ATmega325/3250/645/6450 SPI includes the following features:
Full-duplex, Three-wire Synchronous Data Transfer
Master or Slave Operation
LSB First or MSB First Data Transfer
Seven Programmable Bit Rates
End of Transmission Interrupt Flag
Write Collision Flag Protection
Wake-up from Idle Mode
Double Speed (CK/2) Master SPI Mode
19.2 Overview
The Serial Peripheral Interface (SPI) allows high-speed synchronous data transfer between the
Atmel ATmega325/3250/645/6450 and peripheral devices or between several AVR devices.
The PRSPI bit in “Power Reduction Register” on page 37 must be written to zero to enable the
SPI module.
Figure 19-1. SPI Block Diagram
(1)
Note: 1. Refer to Figure 1-1 on page 2, and Table 14-3 on page 68 for SPI pin placement.
SPI2X
SPI2X
DIVIDER
/2/4/8/16/32/64/128