Datasheet
122
8024A–AVR–04/08
ATmega8HVA/16HVA
Figure 22-3. Voltage Regulator block diagram, Linear mode only
Figure 22-4. Voltage regulator operation and reset signals as a function of rising and falling
input voltage for 2-cell operation.
VIN
VREF
ENABLE
VREG
CHARGER
DETECT
VREF
V
FET
B
AT T
Voltage
Regulator
CLK
CLK
NFET
DRIVER
DUALC_MODE
STARTED
STEP_UP_EN
LIN_EN
VIN
VREF
ENABLE
STARTED
PV_CHECK
DUALC_MODE
ENABLE
VREF
VIN
CF1P
CF1N
CF2P
CF2N
CLK
ENABLE
VREF
VIN
VOUT
CRE
G
DCDC-CTRL
STEP-UP-REG VOUT
LIN-REG
NC NC NC
Disabled
NC: No Connect
disabled
disabled
R
egulator operation
DUVR mode
Power-on Reset
Chip Reset
linear operation
5V
V
DUVR
3,3V
4/8/16/32/64/128/256/512 ms
10V
T
POT
SW controlled
Charger is connected
V
IN
V
REG