Datasheet

Table Of Contents
817
SAM9N12/SAM9CN11/SAM9CN12 [DATASHEET]
11063K–ATARM–05-Nov-13
40.8.10 USART Interrupt Disable Register (LIN_MODE)
Name: US_IDR (LIN_MODE)
Addresses: 0xF801C00C (0), 0xF802000C (1), 0xF802400C (2), 0xF802800C (3)
Access: Write-only
This configuration is relevant only if USART_MODE = 0xA or 0xB in “USART Mode Register” .
The following configuration values are valid for all listed bit names of this register:
0: No effect.
1: Disables the corresponding interrupt.
RXRDY: RXRDY Interrupt Disable
TXRDY: TXRDY Interrupt Disable
OVRE: Overrun Error Interrupt Disable
FRAME: Framing Error Interrupt Disable
PARE: Parity Error Interrupt Disable
TIMEOUT: Time-out Interrupt Disable
TXEMPTY: TXEMPTY Interrupt Disable
LINBK: LIN Break Sent or LIN Break Received Interrupt Disable
LINID: LIN Identifier Sent or LIN Identifier Received Interrupt Disable
LINTC: LIN Transfer Completed Interrupt Disable
LINBE: LIN Bus Error Interrupt Disable
LINISFE: LIN Inconsistent Synch Field Error Interrupt Disable
LINIPE: LIN Identifier Parity Interrupt Disable
LINCE: LIN Checksum Error Interrupt Disable
LINSNRE: LIN Slave Not Responding Error Interrupt Disable
31 30 29 28 27 26 25 24
LINSNRE LINCE LINIPE LINISFE LINBE
23 22 21 20 19 18 17 16
––––––––
15 14 13 12 11 10 9 8
LINTC LINID LINBK TXEMPTY TIMEOUT
76543210
PARE FRAME OVRE TXRDY RXRDY