Datasheet

Table Of Contents
814
SAM9N12/SAM9CN11/SAM9CN12 [DATASHEET]
11063K–ATARM–05-Nov-13
40.8.7 USART Interrupt Enable Register (LIN_MODE)
Name: US_IER (LIN_MODE)
Addresses: 0xF801C008 (0), 0xF8020008 (1), 0xF8024008 (2), 0xF8028008 (3)
Access: Write-only
This configuration is relevant only if USART_MODE = 0xA or 0xB in “USART Mode Register” .
The following configuration values are valid for all listed bit names of this register:
0: No effect.
1: Enables the corresponding interrupt.
RXRDY: RXRDY Interrupt Enable
TXRDY: TXRDY Interrupt Enable
OVRE: Overrun Error Interrupt Enable
FRAME: Framing Error Interrupt Enable
PARE: Parity Error Interrupt Enable
TIMEOUT: Time-out Interrupt Enable
TXEMPTY: TXEMPTY Interrupt Enable
LINBK: LIN Break Sent or LIN Break Received Interrupt Enable
LINID: LIN Identifier Sent or LIN Identifier Received Interrupt Enable
LINTC: LIN Transfer Completed Interrupt Enable
LINBE: LIN Bus Error Interrupt Enable
LINISFE: LIN Inconsistent Synch Field Error Interrupt Enable
LINIPE: LIN Identifier Parity Interrupt Enable
LINCE: LIN Checksum Error Interrupt Enable
LINSNRE: LIN Slave Not Responding Error Interrupt Enable
31 30 29 28 27 26 25 24
LINSNRE LINCE LINIPE LINISFE LINBE
23 22 21 20 19 18 17 16
––––––––
15 14 13 12 11 10 9 8
LINTC LINID LINBK TXEMPTY TIMEOUT
76543210
PARE FRAME OVRE TXRDY RXRDY