Datasheet

Table Of Contents
457
SAM9N12/SAM9CN11/SAM9CN12 [DATASHEET]
11063K–ATARM–05-Nov-13
31.7.10 DDRSDRC High Speed Register
Name: DDRSDRC_HS
Address: 0xFFFFE82C
Access: Read-write
Reset: See Table 31-16
This register can only be written if the WPEN bit is cleared in “DDRSDRC Write Protect Mode Register” .
DIS_ANTICIP_READ: Anticip Read Access
0: Anticip read access is enabled.
1: Anticip read access is disabled (default).
DIS_ANTICIP_READ allows DDR2 read access optimization with multi-port.
As this feature is based on the “bank open policy”, the software must map different buffers in different DDR2 banks to take advan-
tage of that feature.
31 30 29 28 27 26 25 24
––––––––
23 22 21 20 19 18 17 16
––––––––
15 14 13 12 11 10 9 8
––––––––
76543210
–––––
DIS_ANTICIP_RE
AD
––