Datasheet

Table Of Contents
4
SAM9N12/SAM9CN11/SAM9CN12 [DATASHEET]
11063K–ATARM–05-Nov-13
2. Block Diagram
Figure 2-1. SAM9N12/CN11/CN12 Block Diagram
AIC
APB
PLLA
System Controller
PMC
PIT
WDT
OSC 32K
SHDC
RSTC
POR
DBGU
4
GPBR
USART0
USART1
USART2
USART3
SPI0
OSC16M
PIOB
POR
PIOC
RTC
RC
PIOD
SSC
PIO
PIO
ARM926EJ-S
JTAG / Boundary Scan
In-Circuit Emulator
MMU
Bus Interface
ID
ICache
16 Kbytes
DCache
16 Kbytes
PIOA
NPCS2
NPCS1
SPCK
MOSI
MISO
NPCS0
NPCS3
RTS0-3
SCK0-3
TXD0-3
RDX0-3
ADOUL
TSADTRIG
TSADVREFF
GNDANA
VDDANA
AD1UR
AD2LL
AD3LR
AD4PI
GPAD5-GPAD11
CTS0-3
TDI
TDO
TMS
TCK
JTAGSEL
RTCK
BMS
FIQ
IRQ
DRXD
DTXD
PCK0-PCK1
VDDBU
SHDN
WKUP
XIN
NRST
XOUT
XIN32
XOUT32
VDDCORE
NTRST
TC0
TC1
TC2
TC3
TC4
TC5
12M
RC
UTXD0-UTXD1
URDX0-URDX1
UART0
UART1
SPI1
HSMCI0
SD/SDIO
FIFO
MCI0_CK
MCI0_DA0-MCI0_DA3
MCI0_CDA
LCD
DMA
12-CH
10-bit ADC
TouchScreen
PIO
PWM
Peripheral
Bridge
Peripheral
Bridge
TK
TF
TD
RD
RF
RK
8-CH
DMA
PWM0-PWM3
EBI
Static
Memory
Controller
D0-D15
A0/NBS0
NCS0
NCS1/SDCS
NRD
NWR0/NWE
NWR1/NBS1
SDCK, #SDCK, SDCKE
RAS, CAS
SDWE, SDA10
A1/NBS2/NWR2/DQM2
NANDOE, NANDWE
NWAIT
NCS2, NCS3, NCS4, NCS5
NANDCS
DQM[0..1]
DQS[0..1]
NANDALE, NANDCLE
PIO
D16-D31
NWR3/NBS3/DQM3
A20-A25
TWI0
TWI1
TWCK0-TWCK1
TWD0-TWD1
Multi-Layer AHB Matrix
DDR2/LPDDR
SDR/LPSDR
Controller
SRAM
32 Kbytes
A2-A15, A19
A16/BA0
A18/BA2
A17/BA1
NAND Flash
Controller
PMECC
PMERRLOC
TCLK0-TCLK5
TIOA0-TIOA5
TIOB0-TIOB5
LCDDAT0-LCDDAT23
LCDVSYNC,LCDHSYNC
LCDPCK
LDDEN,LCDPWM
LCDDISP
AES *
TRNG
SHA *
USB FS
OHCI
DMA
HDP
HDM
USB FS
Device
DDM
DDP
Transceiver
DPRAM
Transceiver
Fuse Box
PLLB
ROM
128 Kbytes
* except SAM9N12
DMADMA
DMA DMA
DMA
DMA DMA DMA
DMA