Datasheet

Table Of Contents
608
SAM7S Series [DATASHEET]
6175M–ATARM–26-Oct-12
Problem Fix/Workaround
Do not take into account the EOC of a disabled channel
40.5.1.10 ADC: Spurious Clear of EOC Flag
If “x” and “y” are two successively converted channels and “z” is yet another enabled channel (“z” being neither “x”
nor “y”), reading CDR on channel “z” at the same instant as an end of conversion on channel “y” automatically
clears EOC[x] instead of EOC[z].
Problem Fix/Workaround
None.
40.5.1.11 ADC: Sleep Mode
If Sleep mode is activated while there is no activity (no conversion is being performed), it will take effect only after
a conversion occurs.
Problem Fix/Workaround
To activate sleep mode as soon as possible, it is recommended to write successively, ADC Mode Register
(SLEEP) then ADC Control Register (START bit field); to start an analog-to-digital conversion, in order put ADC
into sleep mode at the end of this conversion.
40.5.2 Embedded Flash Controller (EFC)
40.5.2.1 EFC: Embedded Flash Access Time 2
The Flash memory access time has been reduced as per the table below:
Problem Fix/Workaround
Set the number of Wait States (FWS) according to the frequency requirements described in this errata.
40.5.3 Parallel Input/Output Controller (PIO)
40.5.3.1 PIO: Leakage on PA17 - PA20
When PA17, PA18, PA19 or PA20 (the I/O lines multiplexed with the analog inputs) are set as digital inputs with
pull-up disabled, the leakage can be 9 µA in worst case and 90 nA in typical case per I/O when the I/O is set exter-
nally at low level.
Problem Fix/Workaround
Set the I/O to VDDIO by internal or external pull-up.
Flash Wait
State (FWS)
Read
Operations
Maximum Operating
Frequency (MHz)
0 1 cycle 16
1 2 cycles 32
2 3 cycles 48
3 4 cycles 55