Datasheet

Table Of Contents
597
SAM7S Series [DATASHEET]
6175M–ATARM–26-Oct-12
40.3 Errata Organization by Product and Revision or Manufacturing Number
“SAM7S512 Errata - Revision A Parts” on page 599
“SAM7S512 Errata - Revision B Parts” on page 606
“SAM7S256 Errata - Manufacturing Number 58818C” on page 614
“SAM7S256 Errata - Revision A Parts” on page 624
SPI LASTXFER (Last Transfer) behavior
XXXXX XXX X X
SPI SPCK Behavior in Master Mode
XXXXX XXX X X
SPI Chip Select and Fixed Mode
XXXXX XXX X X
SPI Baudrate Set to 1
XXXXX XXX X X
SPI Disable In Slave Mode
XXXXX XXX X X
SPI Disable Issue
XXX X X
SPI Software Reset and SPIEN Bit
XXX X X
SPI CSAAT = 1 and Delay
XXX X X
SPI Bad Serial Clock Generation on 2nd Chip Select
XXXXX XXX X X X
SSC Periodic Transmission Limitations in Master Mode
XXXXX XXX X X X
SSC Transmitter Limitations in Slave Mode
XXXXX XXX X X X
SSC Transmitter Limitations in Slave Mode
XXXXX XXX X X X
TWI Clock Divider
XXXXX XXX X X
TWI Software Reset
XXXXX XXX X X
TWI Disabling Does not Operate Correctly
XXXXX XXX X X
TWI NACK Status Bit Lost
XXXXX XXX X X
TWI Possible Receive Holding Register Corruption
XXXXX XXX X X
USART Hardware Handshake
XXX X X
USART CTS in Hardware Handshaking
XXXXX XXX X X
USART Hardware Handshaking – Two Characters Sent
XXXXX XXX X X
USART XOFF Character Bad Behavior
XXXXX XXX X X
USART RXBRK Flag Error in Asynchronous Mode
XXXXX
USART DCD is active High instead of Low
XXXXXXXXXX X X X
Voltage
Regulator
Current Consumption in Deep Mode
XXX XXX X
Voltage
Regulator
Load Versus Temperature
XXX XXX X
WDT
The Watchdog Timer May Lock the Device in a Reset
State
XX
WDT The Watchdog Timer Status Register and Interrupt
XX
Table 40-1. Errata Summary Table (Continued)
SAM7Sx Product
Revision or Manufacturing Number
Errata
SAM7S512 rev A
SAM7S512 rev B
SAM7S256/128 58818C
SAM7S256/128 rev A
SAM7S256/128 rev B
SAM7S256/128 rev C
SAM7S256/128 rev D
SAM7S64/32 58814G
SAM7S64 rev A
SAM7S64 rev B
SAM7S64 rev C
SAM7S32 rev A
SAM7S32 rev B
SAM7S321 rev A
SAM7S161 rev A
SAM7S16 rev A
Part