Datasheet

Table Of Contents
255
7682C–AUTO–04/08
AT90CAN32/64/128
Bit 2 – ENBX: Enable Frame Buffer Interrupt
0 - interrupt disabled.
1- frame buffer interrupt enabled.
Bit 1 – ENERG: Enable General Errors Interrupt
0 - interrupt disabled.
1- general errors interrupt enabled.
Bit 0 – ENOVRT: Enable CAN Timer Overrun Interrupt
0 - interrupt disabled.
1- CAN timer interrupt overrun enabled.
19.10.5 CAN Enable MOb Registers -
CANEN2 and CANEN1
Bits 14:0 - ENMOB14:0: Enable MOb
This bit provides the availability of the MOb.
It is set to one when the MOb is enabled (i.e. CONMOB1:0 of CANCDMOB register).
Once TXOK or RXOK is set to one (TXOK for automatic reply), the corresponding ENMOB is
reset. ENMOB is also set to zero configuring the MOb in disabled mode, applying abortion or
standby mode.
0 - message object disabled: MOb available for a new transmission or reception.
1 - message object enabled: MOb in use.
Bit 15 – Reserved Bit
This bit is reserved for future use.
19.10.6 CAN Enable Interrupt MOb Registers -
CANIE2 and CANIE1
Bit 7 6 5 4 3 2 1 0
ENMOB7 ENMOB6 ENMOB5 ENMOB4 ENMOB3 ENMOB2 ENMOB1 ENMOB0 CANEN2
- ENMOB14 ENMOB13 ENMOB12 ENMOB11 ENMOB10 ENMOB9 ENMOB8 CANEN1
Bit 15 14 13 12 11 10 9 8
Read/Write R R R R R R R R
Initial Value 0 0 0 0 0 0 0 0
Read/Write - R R R R R R R
Initial Value - 0 0 0 0 0 0 0
Bit 7 6 5 4 3 2 1 0
IEMOB7 IEMOB6 IEMOB5 IEMOB4 IEMOB3 IEMOB2 IEMOB1 IEMOB0 CANIE2
- IEMOB14 IEMOB13 IEMOB12 IEMOB11 IEMOB10 IEMOB9 IEMOB8 CANIE1
Bit 15 14 13 12 11 10 9 8
Read/Write R/W R/W R/W R/W R/W R/W R/W R/W
Initial Value 0 0 0 0 0 0 0 0
Read/Write - R/W R/W R/W R/W R/W R/W R/W
Initial Value - 0 0 0 0 0 0 0