Datasheet

MAX3301E/MAX3302E
USB On-the-Go Transceivers and Charge Pumps
______________________________________________________________________________________ 25
BIT NUMBER SYMBOL CONTENTS
VALUE AT
POWER-UP
0 vbus_vld
vb us_vl d asser ts i f a tr ansi ti on occur s on thi s cond i ti on and the ap p r op r i ate
i nter r up t- hi g h or i nter r up t- l ow enab l e b i t i s set. S ee Tab l es 10, 12, and 13.
0
1 sess_vld
sess_vl d asser ts i f a tr ansi ti on occur s on thi s cond i ti on and the ap p r op r i ate
i nter r up t- hi g h or i nter r up t- l ow enab l e b i t i s set. S ee Tab l es 10, 12, and 13.
0
2 dp_hi
d p _hi asser ts i f a tr ansi ti on occur s on thi s cond i ti on and the ap p r op r i ate i nter r up t-
hi g h or i nter r up t- l ow enab l e b i t i s set. S ee Tab l es 10, 12, and 13.
0
3 id_gnd
i d _g nd asser ts i f a tr ansi ti on occur s on thi s cond i ti on and the ap p r op r i ate i nter r up t-
hi g h or i nter r up t- l ow enab l e b i t i s set. S ee Tab l es 10, 12, and 13.
0
4 dm_hi
d m _hi asser ts i f a tr ansi ti on occur s on thi s cond i ti on and the ap p r op r i ate i nter r up t-
hi g h or i nter r up t- l ow enab l e b i t i s set. S ee Tab l es 10, 12, and 13.
0
5 id_float
i d _fl oat asser ts i f a tr ansi ti on occur s on thi s cond i ti on and the ap p r op r i ate i nter r up t-
hi g h or i nter r up t- l ow enab l e b i t i s set. S ee Tab l es 10, 12, and 13.
0
6 bdis_acon
b d i s_acon asser ts i f a tr ansi ti on occur s on thi s cond i ti on and the ap p r op r i ate
i nter r up t- hi g h or i nter r up t- l ow enab l e b i t i s set. S ee Tab l es 10, 12, and 13.
0
7 cr_int_sess_end
cr _i nt_sess_end asser ts i f a tr ansi ti on occur s on thi s cond i ti on and the ap p r op r i ate
i nter r up t- hi g h or i nter r up t- l ow enab l e b i t i s set. S ee Tab l es 10, 12, and 13.
0
Table 11. Interrupt Latch Register Description (Write to Address 0Ah to Set, Write to
Address 0Bh to Clear)
BIT NUMBER SYMBOL CONTENTS
VALUE AT
POWER-UP
0 vbus_vld
S et to 0 to d i sab l e the vb us_vld i nter rup t for a hig h- to- l ow transiti on. S et to 1 to
enab l e the vb us_vld i nter rup t for a hig h- to- l ow transiti on. S ee Tab l es 10 and 11.
0
1 sess_vld
S et to 0 to d i sab l e the sess_vld i nter rup t for a hig h- to- l ow transiti on. S et to 1 to
enab l e the sess_vld i nter rup t for a hig h- to- l ow transiti on. S ee Tab l es 10 and 11.
0
2 dp_hi
S et to 0 to d i sab l e the d p _hi interr up t for a hi g h-to- low tr ansi ti on. Set to 1 to
enab l e the d p _hi interr up t for a hi g h-to- low tr ansi ti on. See Tab l es 10 and 11.
0
3 id_gnd
S et to 0 to d i sab l e the i d _g nd i nter r upt for a hi g h- to-l ow tr ansi tion. S et to 1 to
enab l e the i d _g nd i nter r upt for a hi g h- to-l ow tr ansi tion. S ee Tab les 10 and 11.
0
4 dm_hi
S et to 0 to d i sab l e the d m _hi interr up t for a hi g h-to- low tr ansi ti on. Set to 1 to
enab l e the d m _hi interr up t for a hi g h-to- low tr ansi ti on. See Tab l es 10 and 11.
0
5 id_float
S et to 0 to d i sab l e the i d _fl oat i nter rup t for a hig h- to- l ow transiti on. S et to 1 to
enab l e the i d _fl oat i nter rup t for a hig h- to- l ow transiti on. S ee Tab l es 10 and 11.
0
6 bdis_acon
S et to 0 to d i sab l e the b d is_acon interr up t for a hi g h-to- low tr ansi ti on. Set to 1 to
enab l e the b d is_acon interr up t for a hi g h-to- low tr ansi ti on. See Tab l es 10 and 11.
0
7 cr_int_sess_end
S et to 0 to d i sab l e the cr _i nt_sess_end i nter r up t for a hi g h- to- l ow tr ansi ti on.
S et to 1 to enab l e the cr _i nt_sess_end i nter r up t for a hi g h- to- l ow tr ansi ti on.
S ee Tab l es 10 and 11.
0
Table 12. Interrupt-Enable Low Register (Write to Address 0Ch to Set, Write to Address
0Dh to Clear)