Datasheet

______________________________________________________________________________________ 23
MAX11661–MAX11666
500ksps, Low-Power,
Serial 12-/10-/8-Bit ADCs
Supply Current vs. Sampling Rate
For applications requiring lower throughput rates, the
user can reduce the clock frequency (f
SCLK
) to lower
the sample rate. Figure 11 shows the typical supply
current (I
VDD
) as a function of sample rate (f
S)
for the
500ksps devices. The part operates in normal mode and
is never powered down. The user can also power down
the ADC between conversions by using the power-down
mode. Figure 12 shows for the 500ksps device that as
the sample rate is reduced, the device remains in the
power-down state longer and the average supply cur-
rent (I
VDD
) drops accordingly.
Figure 11. Supply Current vs. Sample Rate (Normal Operating
Mode)
Figure 12. Supply Current vs. Sample Rate (Device Powered
Down Between Conversions)
SUPPLY CURRENT vs. SAMPLING RATE
SAMPLING RATE (ksps)
I
VDD
(mA)
400300200100
0.5
1.0
1.5
2.0
V
DD
= 3V
f
SCLK
= VARIABLE
16 CYCLES/CONVERSIONS
0
0 500
SUPPLY CURRENT vs. SAMPLING RATE
SAMPLING RATE (ksps)
I
VDD
(mA)
14012010080604020
0.5
1.0
1.5
V
DD
= 3V
f
SCLK
= 8MHz
0
0 160