Datasheet

DS80C390 Dual CAN High-Speed Microprocessor
50 of 53
Table 14. Arbitration/Masking Feature Summary
TEST NAME
ARBITRATION
REGISTERS
MASK REGISTERS CONTROL BITS AND CONDITIONS
Standard 11-Bit
Arbitration (CAN
2.0A)
Message Center
Arbitration Registers 0–1
(Located in each
Message Center, MOVX
memory)
Standard Global Mask
Registers 0–1
(Located in each CAN
Control/Status/Mask
Register bank, MOVX
memory)
EX/ST = 0
MEME = 0: Mask register ignored. ID and
arbitration register must match exactly.
MEME = 1: Only bits corresponding to 1 in mask
register are compared in ID and arbitration
registers.
Extended 29-Bit
Arbitration (CAN
2.0B)
Message Center
Arbitration Registers 0–3
(Located in each
Message Center, MOVX
memory)
Extended Global Mask
Registers 0–3
(Located in each CAN
Control/Status/Mask
Register bank, MOVX
memory)
EX/ST = 1
MEME = 0: Mask register ignored. ID and
arbitration register must match exactly.
MEME = 1: Only bits corresponding to 1 in mask
register are compared in ID and arbitration
registers.
Media Byte
Arbitration
Media Arbitration
Registers 0–3
(Located in each CAN
Control/Status/Mask
Register bank, MOVX
memory)
Media ID Mask Registers
0–1
(Located in each CAN
Control/Status/Mask
Register bank, MOVX
memory)
MDME = 0: Media byte arbitration disabled.
MDME = 1: Only bits corresponding to 1 in
Media ID mask register are compared between
data bytes 1 and 2 and Media arbitration
registers.
Message Center
15, Standard
11-Bit Arbitration
(CAN 2.0A)
Message Center 15
Arbitration Registers 0–1
(Located in Message
Center 15, MOVX
memory)
Message Center 15 Mask
Registers 0–1
(Located in each CAN
Control/Status/Mask
Register bank, MOVX
memory)
EX/ST = 0
MEME = 0: Mask register ignored. ID and
arbitration register must match exactly.
MEME = 1: Message center 15 mask registers
are ANDed with Global Mask register. Only bits
corresponding to 1 in resulting value are
compared in ID and arbitration registers.
Message Center
15, Extended
29-Bit Arbitration
(CAN 2.0B)
Message Center 15
Arbitration Registers 0–3
(Located in Message
Center 15, MOVX
memory)
Message Center 15 Mask
Registers 0–3
(Located in each CAN
Control/Status/Mask
Register bank, MOVX
memory)
EX/ST = 1
MEME = 0: Mask register ignored. ID and
arbitration register must match exactly.
MEME = 1: Message center 15 mask registers
are ANDed with Global Mask register. Only bits
corresponding to 1 in resulting value are
compared in ID and arbitration registers.