Datasheet

____________________________________________________ DS34T101, DS34T102, DS34T104, DS34T108
262 of 366
Bit 2: Spare Code Detected Condition Detect (LSPD).
0 = interrupt masked
1 = interrupt enabled
Bit 1: Loop Down Code Detected Condition Detect (LDND).
0 = interrupt masked
1 = interrupt enabled
Bit 0: Loop Up Code Detected Condition Detect (LUPD).
0 = interrupt masked
1 = interrupt enabled
Register Name:
RIM3-E1
Register Description:
Receive Interrupt Mask Register 3 (E1 Mode)
Register Address:
base address + 0x288
Bit # 7 6 5 4 3 2 1 0
Name LORCC - V52LNKC RDMAC LORCD - V52LNKD RDMAD
Default 0 0 0 0 0 0 0 0
Note: This register has an alternate definition for T1 mode. See RIM3-T1.
The bits in th
e register are interrupt mask/enable bits for corresponding latched status bits in RLS3-E1.
Bit 7: Lo
ss of Receive Clock Clear (LORCC).
0 = interrupt masked
1 = interrupt enabled
Bit 5: V5.2 Link Detected Clear (V52LNKC).
0 = interrupt masked
1 = interrupt enabled
Bit 4: Receive Distant MF Alarm Clear (RDMAC).
0 = interrupt masked
1 = interrupt enabled
Bit 3: Loss of Receive Clock Detect (LORCD).
0 = interrupt masked
1 = interrupt enabled
Bit 1: V5.2 Link Detect (V52LNKD).
0 = interrupt masked
1 = interrupt enabled
Bit 0: Receive Distant MF Alarm Detect (RDMAD).
0 = interrupt masked
1 = interrupt enabled