Datasheet

[AK4646]
MS0557-E-06 2011/06
- 76 -
3.
PLL Slave (MCKI pin)
External MCKI
PMPLL bit
(Addr:01H, D0)
Input
(1)
(2)
MCKO bit
(Addr:01H, D1)
(1)
Example
Audio I/F Format: MSB justified (ADC & DAC)
PLL Reference clock: MCKI
BICK frequency: 64fs
(1) Addr:01H, Data:00H
(2) Stop the external clocks
Figure 48. Clock Stopping Sequence (3)
<Example>
(1)
Power down PLL: PMPLL bit = “1” “0”
Stop MCKO output: MCKO bit = “1”
“0”
(2)
Stop the external master clock.
4.
EXT Slave Mode
External LRCK Input
(1)
External BICK Input
(1)
External MCKI Input
(1)
Example
Audio I/F Format :MSB justified(ADC & DAC)
Input MCKI frequency:1024fs
(1) Stop the external clocks
Figure 49. Clock Stopping Sequence (4)
<Example>
(1)
Stop the external MCKI, BICK and LRCK clocks.
Power down
Power supply current can be shut down (typ. 1
μA) by stopping clocks and setting PMVCM bit = “0” after all blocks
except for VCOM are powered-down. Power supply current can be also shut down (typ. 1
μA) by stopping clocks and
setting PDN pin = “L”. When PDN pin = “L”, the registers are initialized.