Datasheet
LTM9011-14/
LTM9010-14/LTM9009-14
6
9009101114fa
power requireMenTs
The l denotes the specifications which apply over the full operating temperature
range, otherwise specifications are at T
A
= 25°C. (Note 9)
SYMBOL PARAMETER CONDITIONS
LTM9011-14 LTM9010-14 LTM9009-14
UNITSMIN TYP MAX MIN TYP MAX MIN TYP MAX
V
DD
Analog Supply Voltage (Note 10)
l
1.7 1.8 1.9 1.7 1.8 1.9 1.7 1.8 1.9 V
OV
DD
Output Supply Voltage (Note 10)
l
1.7 1.8 1.9 1.7 1.8 1.9 1.7 1.8 1.9 V
I
VDD
Analog Supply Current Sine Wave Input
l
582 632 476 508 395 450 mA
I
OVDD
Digital Supply Current 2-Lane Mode, 1.75mA Mode
2-Lane Mode, 3.5mA Mode
l
l
54
98
62
108
52
96
62
106
50
94
58
104
mA
mA
P
DISS
Power Dissipation 2-Lane Mode, 1.75mA Mode
2-Lane Mode, 3.5mA Mode
l
l
1145
1224
1249
1332
950
1030
1026
1105
801
880
914
997
mW
mW
P
SLEEP
Sleep Mode Power 2 2 2 mW
P
NAP
Nap Mode Power 170 170 170 mW
P
DIFFCLK
Power Decrease With Single-Ended Encode Mode Enabled
(No Decrease for Sleep Mode)
40 40 40 mW
TiMing characTerisTics
The l denotes the specifications which apply over the full operating temperature
range, otherwise specifications are at T
A
= 25°C. (Note 5)
SYMBOL PARAMETER CONDITIONS
LTM9011-14 LTM9010-14 LTM9009-14
UNITSMIN TYP MAX MIN TYP MAX MIN TYP MAX
f
S
Sampling Frequency (Notes 10,11)
l
5 125 5 105 5 80 MHz
t
ENCL
ENC Low Time (Note 8) Duty Cycle Stabilizer Off
Duty Cycle Stabilizer On
l
l
3.8
2
4
4
100
100
4.52
2
4.76
4.76
100
100
5.93
2
6.25
6.25
100
100
ns
ns
t
ENCH
ENC High Time (Note 8) Duty Cycle Stabilizer Off
Duty Cycle Stabilizer On
l
l
3.8
2
4
4
100
100
4.52
2
4.76
4.76
100
100
5.93
2
6.25
6.25
100
100
ns
ns
t
AP
Sample-and-Hold
Acquisition Delay Time
0 0 0 ns
SYMBOL PARAMETER CONDITIONS MIN TYP MAX UNITS
Digital Data Outputs (R
TERM
= 100Ω Differential, C
L
= 2pF to GND on Each Output)
t
SER
Serial Data Bit Period 2-Lanes, 16-Bit Serialization
2-Lanes, 14-Bit Serialization
2-Lanes, 12-Bit Serialization
1-Lane, 16-Bit Serialization
1-Lane, 14-Bit Serialization
1-Lane, 12-Bit Serialization
1/(8 • f
S
)
1/(7 • f
S
)
1/(6 • f
S
)
1/(16 • f
S
)
1/(14 • f
S
)
1/(12 • f
S
)
s
s
s
s
s
s
t
FRAME
FR to DCO Delay (Note 8)
l
0.35 • t
SER
0.5 • t
SER
0.65 • t
SER
s
t
DATA
DATA to DCO Delay (Note 8)
l
0.35 • t
SER
0.5 • t
SER
0.65 • t
SER
s
t
PD
Propagation Delay (Note 8)
l
0.7n + 2 • t
SER
1.1n + 2 • t
SER
1.5n + 2 • t
SER
s
t
R
Output Rise Time Data, DCO, FR, 20% to 80% 0.17 ns
t
F
Output Fall Time Data, DCO, FR, 20% to 80% 0.17 ns
DCO Cycle-Cycle Jitter t
SER
= 1ns 60 ps
P-P
Pipeline Latency 6 Cycles