User's Manual

Table Of Contents
LBA7130
Oct., 2012, Version 0.6 (PRELIMINARY) 11 AMICCOM Electronics Corporation
IF Filter bandwidth IFS = [11], 4Mbps 4.8M Hz
IF center frequency IFS = [11], 4Mbps 4M Hz
Co-Channel (C/I
0
) 11 dB
±4MHz Adjacent Channel
0 dB
±8MHz Adjacent Channel
- 10 dB
±12MHz Adjacent Channel
- 20 dB
±16MHz Adjacent Channel
- 30 dB
Interference *
7
(4Mbps , IF = 4MHz)
Image (C/I
IM
) - 10 dB
Maximum Operating Input Power @RF input (BER=0.1%) 5 dBm
30MHz~1GHz -57 dBm
RX Spurious Emission *
4
1GHz~12.75GHz -47
AGC = 0 -95 -50 dBmRSSI Range
AGC = 1 -95 -20 dBm
RX Ready Time 80
ms
Regulator
Regulator settling time Pin 2 connected to 470pF.
(Sleep to idle).
0.5 ms
Band-gap reference voltage 1.28 V
Regulator output voltage 1.79 1.8 2.3 V
Digital IO DC characteristics
High Level Input Voltage (V
IH
) 0.8*VDD VDD V
Low Level Input Voltage (V
IL
) 0 0.2*VDD V
High Level Output Voltage (V
OH
) @I
OH
= -0.5mA VDD-0.4 VDD V
Low Level Output Voltage (V
OL
) @I
OL
= 0.5mA 0 0.4 V
Note 1: When digital I/O pins are configured as input, those pins shall NOT be floating but pull either high or low (SCS shall
be pulled high only); otherwise, leakage current will be induced.
Note 2: Xtal settling time is depend on Xtal package type, Xtal ESR and Xtal Cm.
Note 3: Refer to Delay Register I (17h) to set PDL (PLL settling delay).
Note 4: With external RF filter that provides minimum 17dB of attenuation in the band: 30MHz ~ 2GHz and 3GHz ~12.75GHz.
Note 5: Refer to TX Register II (16h) to set FD [7:0].
Note 6: Refer to Delay Register I (17h) to set PDL and TDL.
Note 7: The wanted signal is set above sensitivity level +3dB. The modulation data of wanted signal and interferer
are PN9 and PN15, respectively.