64-bit Intel Xeon Processor MP with 1MB L2 Cache Specification Update

8 64-bit Intel
®
Xeon
®
Processor MP with up to 1 MB L2 Cache Specification Update
Identification Information
Identification Information
The 64-bit Intel
®
Xeon
®
processor MP with 1 MB L2 Cache processor can be identified by the
following values:
NOTES:
1. The Family corresponds to bits [11:8] of the EDX register after RESET, bits [11:8] of the EAX register after the
CPUID instruction is executed with a 1 in the EAX register, and the generation field of the Device ID register
accessible through Boundary Scan.
2. The Model corresponds to bits [7:4] of the EDX register after RESET, bits [7:4] of the EAX register after the
CPUID instruction is executed with a 1 in the EAX register, and the model field of the Device ID register
accessible through Boundary Scan.
Cache and TLB descriptor parameters are provided in the EAX, EBX, ECX and EDX registers
after the CPUID instruction is executed with a 2 in the EAX register. Please refer to the AP-485
Intel
®
Processor Identification and the CPUID Instruction Application Note for further
information on the CPUID instruction.
NOTES:
1. These parts have Tcontrol programmed.
2. These parts are enabled for Intel
®
Extended Memory 64 Technology.
3. These parts have Thermal Monitor 2 (TM2) feature enabled.
4. These parts are enabled for Enhanced Intel SpeedStep® Technology (EIST).
5. These parts are enabled for Enhanced Halt State (CIE).
Family
1
Model
2
1111b 0100b
Identification Information
64-bit Intel
®
Xeon
®
processor MP with 1 MB L2 Cache processor
S-Spec
Core
Stepping
CPUID
Core Freq
(GHz)
Data Bus
Freq
(MHz)
L2
Cache
Size
Processor
Package
Revision
Package And Revision Notes
SL84U A-0 0F41h 3.16 667 1 MB 01 604-pin micro-PGA with
42.5 x 42.5 mm
FC-PGA4 package
1,2,4,5
SL84W A-0 0F41h 3.66 667 1 MB 01 1,2,3,4,5
SL8UM B-0 0F49H 3.16 667 1 MB 01 604-pin micro-PGA with
42.5 x 42.5 mm
FC-PGA4 package
1,2,4,5
SL84UN B-0 0F49H 3.66 667 1 MB 01 1,2,3,4,5