Datasheet

Intel
®
X25-E SATA SSD
Intel
®
X25-E SATA Solid State Drive
Product Manual May 2009
14 Order Number: 319984-005US
Intel
®
X25-E SATA SSD
Notes:
1. All pins are in a single row, with a 1.27 mm (0.050”) pitch.
2. Pins P1, P2 and P3 are connected together, although they are not connected internally to the device. The host may put
3.3 V on these pins.
3. The mating sequence is:
the ground pins P4-P6, P10, P12 and the 5v power pin P7.
the signal pins and the rest of the 5V power pins P8-P9.
4. Ground connectors P4 and P12 may contact before the other 1st mate pins in both the power and signal connectors to
discharge ESD in a suitably configured backplane connector.
5. Power pins P7, P8,and P9 are internally connected to one another within the device.
6. The host may ground P11 if it is not used for Device Activity Signal (DAS).
7. Pins P13, P14 and P15 are connected together, although they are not connected internally to the device. The host may put
12 V on these pins.
5.3 Hot Plug Support
Hot Plug insertion and removal are supported in the presence of a proper connector
and appropriate operating system (OS) support as described in the SATA 2.6
specification. This product supports Asynchronous Signal Recovery and will issue an
unsolicited COMINIT when first mated with a powered connector to guarantee reliable
detection by a host system without hardware device detection.
Table 13. Serial ATA Power Pin Definitions
Pin
1
Function Definition Mating Order
P1 Not connected.
2
3.3 V Power 2nd Mate
P2 Not connected
2.
3.3 V Power 2nd Mate
P3 Not connected.
2
3.3 V Power 1st Mate
P4 Ground
3, 4
1st Mate
P5 Ground
3
1st Mate
P6 Ground
3
1st Mate
P7 V
5
3, 5
5 V Power 1st Mate
P8 V
5
3, 5
5 V Power 2nd Mate
P9 V
5
3, 5
5 V Power 2nd Mate
P10 Ground
3
1st Mate
P11 DAS
6
Device Activity Signal
6
2nd Mate
P12 Ground
3, 4
1st Mate
P13 Not connected.
7
12 V Power 2nd Mate
P14 Not connected.
7
12 V Power 2nd Mate
P15 Not connected.
7
12 V Power 2nd Mate