Datasheet

DMA Controller
Intel
®
Quark™ microcontroller D2000
Datasheet January 2016
310 Document Number: 333577-002EN
Bits Access
Type
Default Description PowerWell ResetSignal
1 = Suspend DMA transfer
from the source.
7:5 RW 3'b0 Channel Priority
(CH_PRIOR)
Priority value equal to 7 is
the highest priority, and 0 is
the lowest. This field must be
programmed within the
following range: 0: 1
A programmed value outside
this range will cause
erroneous behavior.
4:0 RO 5'b0 Reserved (RSV0)
16.3.1.24 Channel1 configuration UPPER (CFG_U1)
Contains fields that configure the DMA transfer. The channel configuration register
remains fixed for all blocks of a multi-block transfer. You need to program this register
prior to enabling the channel.
MEM Offset (00000000) 0B070009Ch
Security_PolicyGroup
IntelRsvd False
Size 32 bits
Default 0000_0004h
Bits Access
Type
Default Description PowerWell ResetSignal
31:15 RO 17'h0 Reserved (RSV5)
14:11 RW 4'h0 Destination hardware
interface (DEST_PER)
Assigns a hardware
handshaking interface (0-1)
to the channel destination if
the CFG0_L.HS_SEL_DST
field is 0; otherwise, this field
is ignored. The channel can
then communicate with the
destination peripheral
connected to that interface
through the assigned
hardware handshaking
interface. NOTE: For correct
DMA operation, only one
peripheral (source or
destination) should be
assigned to the same
handshaking interface.