Datasheet

SATA Controller Registers (D31:F2)
Intel® Xeon® Processor D-1500 Product Family 349
Datasheet - Volume 1 of 4: Integrated Platform Controller Hub
March 2015
8.3.2.3 PxSERR—Serial ATA Error Register (D31:F2)
Address Offset: Attribute: R/WC
Default Value: 00000000h Size: 32 bits
SDATA when SINDx.RIDX is 02h.
Bits 26:16 of this register contains diagnostic error information for use by diagnostic
software in validating correct operation or isolating failure modes. Bits 11:0 contain
error information used by host software in determining the appropriate response to the
error condition. If one or more of bits 11:8 of this register are set, the controller will
stop the current transfer.
11:8 Interface Power Management Transitions Allowed (IPM) — R/W. Indicates which power states
Intel® Xeon® Processor D-1500 Product Family is allowed to transition to:
All other values reserved
7:4 Speed Allowed (SPD) — R/W. Indicates the highest allowable speed of the interface. This speed is
limited by the CAP.ISS (ABAR+00h:bit 23:20) field.
All other values reserved.
Intel® Xeon® Processor D-1500 Product Family Supports Generation 1 communication rates (1.5
Gb/s), Gen 2 rates
(3.0 Gb/s) and Gen 3 rates (6.0Gb/s)
3:0 Device Detection Initialization (DET) — R/W. Controls Intel® Xeon® Processor D-1500 Product
Family’s device detection and interface initialization.
All other values reserved.
When this field is written to a 1h, Intel® Xeon® Processor D-1500 Product Family initiates
COMRESET and starts the initialization process. When the initialization is complete, this field shall
remain 1h until set to another value by software.
This field may only be changed to 1h or 4h when PxCMD.ST is 0. Changing this field while Intel®
Xeon® Processor D-1500 Product Family is running results in undefined behavior.
Bit Description
Value Description
0h No interface restrictions
1h Transitions to the PARTIAL state disabled
2h Transitions to the SLUMBER state disabled
3h Transitions to both PARTIAL and SLUMBER states disabled
Value Description
0h No speed negotiation restrictions
1h Limit speed negotiation to Generation 1 communication rate
2h Limit speed negotiation to Generation 2 communication rate
3h Limit speed negotiation to Generation 3 communication rate
Value Description
0h No device detection or initialization action requested
1h Perform interface communication initialization sequence to establish
communication. This is functionally equivalent to a hard reset and results in
the interface being reset and communications re-initialized
4h Disable the Serial ATA interface and put Phy in offline mode
Bit Description
31:27 Reserved
26 Exchanged (X): When set to one, this bit indicates that a change in device presence has been
detected since the last time this bit was cleared. This bit shall always be set to 1 anytime a COMINIT
signal is received. This bit is reflected in the P0IS.PCS bit.