Hub Datasheet

126 Intel
®
E7505 Chipset MCH Datasheet
Register Description
3.8.5 RID2—Revision Identification Register (D2:F0)
Address Offset: 08h
Default Value: see table below
Attribute: RO
Size: 8 bits
This register contains the revision number of the MCH device 2.
3.8.6 SUBC2—Sub-Class Code Register (D2:F0)
Address Offset: 0Ah
Default Value: 04h
Attribute: RO
Size: 8 bits
This register contains the Sub-Class Code for the MCH device 2.
3.8.7 BCC2—Base Class Code Register (D2:F0)
Address Offset: 0Bh
Default Value: 06h
Attribute: RO
Size: 8 bits
This register contains the Base Class Code of the MCH device 2.
Bits
Default,
Access
Description
7:0
00h
RO
Revision Identification Number (RID). This is an 8-bit value that indicates the revision
identification number for the MCH device 2. It is always the same as the value in RID.
03h = B-0 Stepping
Bits
Default,
Access
Description
7:0
04h
RO
Sub-Class Code (SUBC). This is an 8-bit value that indicates the category of Bridge
into which device 2 of the MCH falls.
04h = PCI to PCI Bridge.
Bits
Default,
Access
Description
7:0
06h
RO
Base Class Code (BASEC). This is an 8-bit value that indicates the Base Class Code
for the MCH device 2.
06h = Bridge device