Guide

Intel 852GM Platform Power Delivery Guidelines
R
Intel
®
852GM Chipset Platform Design Guide 217
Figure 118. ICH4-M Power-Up Sequence
VccSus (V*Always)
Running
SUSCLK
SLP_S3#
Vcc*, VccLAN,
(V_CPU_IO)
PWROK, VGATE,
LAN_PWROK
SUS_STAT#
PCIRST#
Frequency
Straps
STPCLK#, STP_CPU#, STP_PCI#
SLP_S1#, C3_STAT#
Strap Values
Normal Operation
Hub interface "CPU
Reset Complete”
M
essage
RSMRST#
T173
T176
T177
T178
T181
T181
T182
T184
T185
T186
G3 S3 S0 S0 stateG3 S5
System
State
S4
SLP_S4#
SLP_S5#
T183
T183a
T183b
Note: It is not necessary for PWROK to be asserted before or after PM_VGATE is asserted. However, if
PWROK is asserted after PM_VGATE, it must be delayed 3-10 ms from PWRGD from the VR (which
enables clock). Similarly, if PM_VGATE is asserted after PWROK, it must be delayed 3-10 ms from
PWRGD from the VR (which enables clock).