Specification Sheet
Host Bridge/DRAM Registers
98 Datasheet, Volume 2 of 2
3.40 Capabilities B (CAPID0)—Offset E8h
Control of bits in this register are only required for customer visible SKU differentiation.
Access Method
Default: 0h
Bit
Range
Default &
Access
Field Name (ID): Description
31:26
0h
RO
Reserved (RSVD): Reserved.
25
0h
RO
ECCDIS:
0: ECC capable
1: Not ECC capable
24
0h
RO
Reserved (RSVD): Reserved.
23
0h
RO_KFW
VTDD:
0: Enable VTd
1: Disable VTd
22:15
0h
RO
Reserved (RSVD): Reserved.
14
0h
RO
DDPCD: Allows Dual Channel operation but only supports 1 DIMM per channel.
0: 2 DIMMs per channel enabled
1: 2 DIMMs per channel disabled. This setting hardwires bits 2 and 3 of the rank
population field for each channel to zero. (MCHBAR offset 260h, bits 22-23 for channel
0 and MCHBAR offset 660h, bits 22-23 for channel 1)
13
0h
RO
X2APIC_EN: Extended Interrupt Mode.
0: Hardware does not support Extended APIC mode.
1: Hardware supports Extended APIC mode.
12
0h
RO
PDCD:
0: Capable of Dual Channels
1: Not Capable of Dual Channel - only single channel capable.
11:0
0h
RO
Reserved (RSVD): Reserved.
Type: CFG
(Size: 32 bits)
Offset: [B:0, D:0, F:0] + E8h
3
1
2
8
2
4
2
0
1
6
1
2
8
4
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
IMGU_DIS
RSVD
SMT
CACHESZ
RSVD
PLL_REF100_CFG
PEGG3_DIS
RSVD
ADDGFXEN
ADDGFXCAP
RSVD
DMIG3DIS
RSVD
GMM_DIS
RSVD
DMFC_DDR3
RSVD
LPDDR3_EN
RSVD