Specification Sheet

PCI Express* Controller (x4) Registers
484 Datasheet, Volume 2 of 2
14.11 Subordinate Bus Number (SUBUSN)—Offset 1Ah
This register identifies the subordinate bus (if any) that resides at the level below PCI
Express-G. This number is programmed by the PCI configuration software to allow
mapping of configuration cycles to PCI Express-G.
Access Method
Default: 0h
14.12 I/O Base Address (IOBASE)—Offset 1Ch
This register controls the Processor to PCI Express-G I/O access routing based on the
following formula:
IO_BASE=< address =<IO_LIMIT
Only upper 4 bits are programmable. For the purpose of address decode address bits
A[11:0] are treated as 0. Thus the bottom of the defined I/O address range will be
aligned to a 4KB boundary.
Access Method
7 4 0
0 0 0 0 0 0 0 0
BUSN
Bit
Range
Default &
Access
Field Name (ID): Description
7:0
0h
RW
BUSN: Secondary Bus Number: This field is programmed by configuration software
with the bus number assigned to PCI Express-G.
Type: CFG
(Size: 8 bits)
Offset: [B:0, D:1, F:2] + 1Ah
7 4 0
0 0 0 0 0 0 0 0
BUSN
Bit
Range
Default &
Access
Field Name (ID): Description
7:0
0h
RW
BUSN: Subordinate Bus Number: This register is programmed by configuration
software with the number of the highest subordinate bus that lies behind the
processor root port bridge. When only a single PCI device resides on the PCI Express-
G segment, this register will contain the same value as the SBUSN1 register.