Specification Sheet
MCHBAR Registers
202 Datasheet, Volume 2 of 2
7.32 Address decoder intra channel configuration
register (MAD)—Offset 5004h
This register holds parameters used by the DRAM decode stage.
Access Method
Default: 0h
Type: MEM
(Size: 32 bits)
Offset: [B:0, D:0, F:0] + 5004h
3
1
2
8
2
4
2
0
1
6
1
2
8
4
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
RSVD
HORI_ADDR
RSVD
HORI
RSVD
ECC
RSVD
EIM
RSVD
RI
RSVD
DIMM_L_MAP
Bit
Range
Default &
Access
Field Name (ID): Description
31
0h
RO
Reserved (RSVD): Reserved.
30:28
0h
RW_L
HORI_ADDR: High Order Rank Interleave Address. Specifies which address bit 20-27
to use as the rank interleave bit
000: bit 20
001: bit 21
...
111: bit 27
27:25
0h
RO
Reserved (RSVD): Reserved.
24
0h
RW_L
HORI: High order rank interleaving enable bit
0: Disabled
1: Enabled
High Order Rank Interleave (HORI) is mutually exclusive with Rank Interleave (RI)
23:14
0h
RO
Reserved (RSVD): Reserved.
13:12
0h
RW_L
Reserved (RSVD): Reserved.
11:9
0h
RO
Reserved (RSVD): Reserved.
8
0h
RW_L
EIM: Enhanced mode enable bit
0: Disabled
1: Enabled
7:5
0h
RO
Reserved (RSVD): Reserved.