Datasheet

Processor Configuration Registers
170 Datasheet, Volume 2
2.12.14 DMILE1D—DMI Link Entry 1 Description Register
This register provides the first part of a Link Entry which declares an internal link to
another Root Complex Element.
2.12.15 DMILE1A—DMI Link Entry 1 Address Register
This field provides the second part of a Link Entry which declares an internal link to
another Root Complex Element.
B/D/F/Type: 0/0/0/DMIBAR
Address Offset: 50–53h
Reset Value: 0000_0000h
Access: RWO, RO
Bit Attr
Reset
Value
Description
31:24 RW-O 00h
Target Port Number (TPN)
This field specifies the port number associated with the element targeted by
this link entry (egress port of the PCH). The target port number is with
respect to the component that contains this element as specified by the
target component ID.
This can be programmed by BIOS, but the Reset Value will likely be correct
because the DMI RCRB in the PCH will likely be associated with the default
egress port for the PCH meaning it will be assigned port number 0.
23:16 RW-O 00h
Target Component ID (TCID)
This field identifies the physical component that is targeted by this link entry.
BIOS Requirement: Must be initialized according to guidelines in the PCI
Express* Isochronous/Virtual Channel Support Hardware Programming
Specification (HPS).
15:2 RO 0000h Reserved
1RO 0b
Link Type (LTYP)
This field indicates that the link points to memory-mapped space (for RCRB).
The link address specifies the 64-bit base address of the target RCRB.
0RW-O 0b
Link Valid (LV)
0 = Link Entry is not valid and will be ignored.
1 = Link Entry specifies a valid link.
B/D/F/Type: 0/0/0/DMIBAR
Address Offset: 58–5Fh
Reset Value: 0000_0000_0000_0000h
Access: RO, RWO
Bit Attr
Reset
Value
Description
63:36 RO 0000000h Reserved: Reserved for Link Address high order bits.
35:12 RW-O 000000h
Link Address (LA)
This field provides the memory mapped base address of the RCRB that is the
target element (egress port of the PCH) for this link entry.
11:0 RO 000h Reserved