Datasheet
Intel
®
Xeon
®
Processor C5500/C3500 Series
February 2010 Datasheet, Volume 1
Order Number: 323103-001 421
Packaging and Signal Information
12.1.2.3 DDR Channel C Signals
12.1.2.4 System Memory Compensation Signals
Table 138. DDR Channel C Signals
Signal Names
I/O
Type
Description
DDRC_BA[2:0] O
Bank Address Select: These signals define which banks are selected within each
SDRAM rank.
DDRC_CAS# O
CAS Control Signal: Used with DDRC_RAS# and DDRC_WE# (along with
DDRC_CS#) to define the SDRAM commands.
DDRC_CKE[3:0] O
Clock Enable: (one per rank) used to:
• Initialize the SDRAMs during power-up.
• Power-down SDRAM ranks.
• Place all SDRAM ranks into and out of self-refresh during STR.
DDRC_CLK_DN[3:0]
DDRC_CLK_DP[3:0]
O
SDRAM Differential Clock: Channel C SDRAM Differential clock signal pair.
The crossing of the positive edge of DDRC_CLK_DPx and the negative edge of its
complement DDRC_CLK_DNx are used to sample the command and control
signals on the SDRAM.
DDRC_CS[7:0]# O
Chip Select: (one per rank) Used to select particular SDRAM components during
the active state. There is one chip-select for each SDRAM rank.
DDRC_DQ[63:0] I/O Data Bus: Channel C data signal interface to the SDRAM data bus.
DDRC_DQS_DN[17:0]
DDRC_DQS_DP[17:0]
I/O
Data Strobes: DDRC_DQS[17:0] and its complement signal group make up a
differential strobe pair. The data is captured at the crossing point of
DDRC_DQS_DP[17:0] and its DDRC_DQS_DN[17:0] during read and write
transactions. Different numbers of strobes are used depending on whether the
connected DRAMs are x4,x8 or have checkbits.
DDRC_ECC[7:0] I/O
Check Bits - An Error Correction Code is driven along with data on these lines for
DIMMs that support that capability.
DDRC_MA[15:0] O
Memory Address: These signals are used to provide the multiplexed row and
column address to the SDRAM.
DDRC_MA_PAR O Odd parity across address and command.
DDRC_ODT[3:0] O
On Die Termination: Active Termination Control.
Enables various combinations of termination resistance in the target and non-
target DIMMs when data is read or written.
DDRC_PAR_ERR[2:0]# I Parity Error detected by Registered DIMM (one per DIMM).
DDRC_RAS# O
RAS Control Signal: Used with DDRC_CAS# and DDRC_WE# (along with
DDRC_CS#) to define the SRAM commands.
DDRC_RESET# O
Resets DRAMs. Held low on power up, held high during self refresh, otherwise
controlled by configuration register.
DDRC_WE# O
Write Enable Control Signal: Used with DDRC_RAS# and DDRC_CAS# (along with
DDRC_CS#) to define the SDRAM commands.
Table 139. DDR Miscellaneous Signals
Signal Names
I/O
Type
Description
DDR_COMP[2:0] I
System Memory Compensation: See the Picket Post: Intel
®
Xeon
®
Processor
C5500/C3500 Series with the Intel
®
3420 Chipset Platform Design Guide (PDG) for
implementation information.