Datasheet

Processor Uncore Configuration Registers
400 Datasheet, Volume 2
4.2.12.40 RIRILV5OFFSET_4—RIR Range Rank Interleave 5
OFFSET Register
4.2.12.41 RIRILV6OFFSET_4—RIR Range Rank Interleave 6
OFFSET Register
RIRILV5OFFSET_4
Bus: 1 Device: 15 Function: 2 Offset: 1B4h
Bus: 1 Device: 15 Function: 3 Offset: 1B4h
Bus: 1 Device: 15 Function: 4 Offset: 1B4h
Bus: 1 Device: 15 Function: 5 Offset: 1B4h
Bit Attr
Reset
Value
Description
31:20 RV 0h Reserved
19:16 RW-LB 0h
RIR_RNK_TGT5
Target rank ID for rank interleave 5 (used for 1/2/4/8-way RIR interleaving).
15 RV 0h Reserved
14:2 RW-LB 0h
RIR_OFFSET5
RIR[5:0].RANKOFFSET5[38:26] == rank interleave 5 offset, 64 MB granularity
(processor’s minimum rank size is 512 MB. 512 MB/8 interleave = 64 MB per 8-
way interleave.)
1:0 RV 0h Reserved
RIRILV6OFFSET_4
Bus: 1 Device: 15 Function: 2 Offset: 1B8h
Bus: 1 Device: 15 Function: 3 Offset: 1B8h
Bus: 1 Device: 15 Function: 4 Offset: 1B8h
Bus: 1 Device: 15 Function: 5 Offset: 1B8h
Bit Attr
Reset
Value
Description
31:20 RV 0h Reserved
19:16 RW-LB 0h
RIR_RNK_TGT6
Target rank ID for rank interleave 6 (used for 1/2/4/8-way RIR interleaving).
15 RV 0h Reserved
14:2 RW-LB 0h
RIR_OFFSET6
RIR[5:0].RANKOFFSET6[38:26] == rank interleave 6 offset, 64 MB granularity
(processor’s minimum rank size is 512 MB. 512 MB/8 interleave = 64 MB per 8-
way interleave.)
1:0 RV 0h Reserved