Specifications
Rev. 2.1 EPSON 6–11
S1D12400 Series
S1D12400
Series
System Bus Connecting Pins
Pin name I/O Description
No. of Pins
D7 (SI) I 8-bit input data bus which is connected to the 16-bit standard MPU 8
D6 (SCL) data bus.
D5 to D0 Pin D7 and pin D6 function as a serial data input and a serial clock
input at P/S = LOW, respectively.
C86: An MPU selecting pin
OPEN: OPEN is allowable, but it is recommend to fix it to one of
potentials as a matter of noise-resistance characteristic.
—:Either HIGH or LOW is allowable, but the potential should be fixed.
A0 I Usually used to distinguish data from a command to which the LSB 1
of the MPU address bus is connected.
LOW : Indicates that D0 to D7 are of a command.
HIGH : Indicates that D0 to D7 are of data.
RES I Reset pin for initializing the whole IC. Be sure to input it once when 1
the power supply is turned on. A reset operation is performed at the
LOW level of the RES signal.
C86 I MPU selecting pin. Fix it to HIGH or LOW depending on the MPU to 1
be used.
LOW : 80 series MPU interface
HIGH : 68 series MPU interface
CS I Chip selecting pin. Usually, it inputs a signal that is obtained by 1
decoding an address signal. Chip selection is enabled at the LOW
level.
WR I <When the 80 series MPU is selected> Active LOW 1
(E) A pin for connecting the WR signal of the 80 series MPU.
The signal on the data bus is latched at the rise of the WR signal.
<When the 68 series MPU is connected> Active HIGH
Becomes an enable clock input of the 68 series MPU.
P/S I A pin for selecting either serial interface or parallel interface. 1
LOW : Serial interface
HIGH : Parallel interface
IF I A data bit length selecting pin at parallel interface. 1
HIGH : 8-bit parallel interface
LOW : 4-bit parallel interface
At P/S = LOW, set pins D3 to D0 to V
DD or VSS, or OPEN.
CK I An external clock input pin. 1
When using the internal oscillating circuit, fix it to HIGH.
When using an external clock input, the internal oscillating circuit
must be turned off by command.
Pin
P/S C86 IF D7 D6 D5 D4 D3-D0 CS A0 WR
Mode
Serial I/F LOW
HIGH or LOW
— SI SCL OPEN OPEN OPEN CS A0 —
68I/F 8bit HIGH HIGH HIGH D7 D6 D5 D4 D3-D0 CS A0 E
68I/F 4bit HIGH HIGH LOW D7 D6 D5 D4 OPEN CS A0 E
80I/F 8bit HIGH LOW HIGH D7 D6 D5 D4 D3-D0 CS A0 WR
80I/F 4bit HIGH LOW LOW D7 D6 D5 D4 OPEN CS A0 WR