User`s manual
APPENDIX: SUPPORTED PANEL VALUES
S1D13504 PROGRAMMING NOTES EPSON 2-43
AND EXAMPLES (S19A-G-002-06)
APPENDIX SUPPORTED PANEL VALUES
The following tables show related register data for different panels. All the examples are based on
8 bpp, 40MHz pixel clock and 2M bytes of 60ns EDO-DRAM.
Table A-1 Passive Single Panel
Register
Passive
4-Bit Single
320X240@60Hz
Monocrome
Passive
8-Bit Single
320X240@60Hz
Color
Passive
8-Bit Single
640X480@60Hz
Monocrome
Passive
8-Bit Single
640X480@60Hz
Color
Passive
16-Bit Single
640X480@47Hz
Color
Notes
REG[02h] 0000 0000 0001 0100 0001 0000 0001 0100 0010 0100 set panel type
REG[03h] 0000 0000 0000 0000 0000 0000 0000 0000 0000 0000 set MOD rate
REG[04h] 0010 0111 0010 0111 0100 1111 0100 1111 0100 1111 set horizontal display width
REG[05h] 0001 0000 0001 0000 0000 0101 0000 0101 0000 0101 set horizontal non-display period
REG[08h] 1110 1111 1110 1111 1101 1111 1101 1111 1101 1111 set vertical display height bits 7–0
REG[09h] 0000 0000 0000 0000 0000 0001 0000 0001 0000 0001 set vertical display height bits 9–8
REG[0Ah] 0000 0001 0000 0001 0000 0001 0000 0001 0000 0001 set vertical non-display period
REG[0Dh] 0000 1101 0000 1101 0000 1101 0000 1101 0000 1101 set 8 bpp and LCD enable
REG[19h] 0000 0110 0000 0110 0000 0001 0000 0001 0000 0001 set MCLK and PCLK divide
REG[24h] 0000 0000 0000 0000 0000 0000 0000 0000 0000 0000 set Look-Up Table address to 0
REG[26h] load LUT load LUT load LUT load LUT load LUT load Look-Up Table
REG[27h] 0000 0000 0000 0000 0000 0000 0000 0000 0000 0000 set Look-Up Table to bank 0
Table A-2 Passive Dual Panel
Register
Passive
8-Bit Dual
640X480@60Hz
Monocrome
Passive
8-Bit Dual
640X480@60Hz
Color
Passive
16-Bit Dual
640X480@60Hz
Color
Notes
REG[02h] 0001 0010 0001 0110 0010 0110 set panel type
REG[03h] 0000 0000 0000 0000 0000 0000 set MOD rate
REG[04h] 0100 1111 0100 1111 0100 1111 set horizontal display width
REG[05h] 0000 0101 0000 0101 0000 0101 set horizontal non-display period
REG[08h] 1110 1111 1110 1111 1110 1111 set vertical display height bits 7–0
REG[09h] 0000 0000 0000 0000 0000 0000 set vertical display height bits 9–8
REG[0Ah] 0000 0001 0000 0001 0000 0001 set vertical non-display period
REG[0Dh] 0000 1101 0000 1101 0000 1101 set 8 bpp and LCD enable
REG[19h] 0000 0011 0000 0011 0000 0011 set MCLK and PCLK divide
REG[1Bh] 0000 0000 0000 0000 0000 0000 enable half frame buffer
REG[24h] 0000 0000 0000 0000 0000 0000 set Look-Up Table address to 0
REG[26h] load LUT load LUT load LUT load Look-Up Table
REG[27h] 0000 0000 0000 0000 0000 0000 set Look-Up Table to bank 0
Table A-3 TFT Panel
Register
TFT 16-Bit Single
640X480@47Hz
Color
Notes
REG[02h] 0010 0101 set panel type
REG[03h] 0000 0000 set MOD rate
REG[04h] 0100 1111 set horizontal display width
REG[05h] 0001 0011 set horizontal non-display period
REG[06h] 0000 0110 set HSYNC start position
REG[07h] 0000 0111 set HSYNC polarity and pulse width
REG[08h] 1101 1111 set vertical display height bits 7–0
REG[09h] 0000 0001 set vertical display height bits 9–8
REG[0Ah] 0010 1101 set vertical non-display period
REG[0Bh] 0000 0000 set VSYNC start position
REG[0Ch] 0000 0010 set VSYNC polarity and pulse width
REG[0Dh] 0000 1101 set 8 bpp and LCD enable
REG[19h] 0000 0001 set MCLK and PCLK divide
REG[24h] 0000 0000 set Look-Up Table address to 0
REG[26h] load LUT load Look-Up Table
REG[27h] 0000 0000 set Look-Up Table to bank 0










