Specifications
2 C33 Macro Specifications
28
EPSON
S1C33 ASIC DESIGN GUIDE
EMBEDDED ARRAY S1X50000 SERIES
BCLK clock output chracteristics
Note: These AC characteristic values are applied only when the high-speed oscillation circuit
is used.
1) 3.3V/5.0V dual power source
(Unless otherwise specified: HV
DD
=4.5V to 5.5V, LV
DD
=2.7V to 3.6V, V
SS
=0V, Ta=–40 to 85°C)
2) 3.3V single power source
(Unless otherwise specified: V
DD
=2.7V to 3.6V, V
SS
=0V, Ta=–40 to 85°C)
3) 2.0V single power source
(Unless otherwise specified: V
DD
=1.8V to 2.2V, V
SS
=0V, Ta=–40 to 85°C)
Common characteristics
1) 3.3/5.0V dual power source
(Unless otherwise specified: HV
DD
=4.5V to 5.5V, LV
DD
=2.7V to 3.6V, V
SS
=0V, Ta=–40 to 85°C)
Item Symbol Min. Max. Unit
*
P_BCLK clock output duty t
CBD
40 60 %
Item Symbol Min. Max. Unit
*
P_BCLK clock output duty t
CBD
40 60 %
Item Symbol Min. Max. Unit
*
P_BCLK clock output duty t
CBD
40 60 %
Item Symbol Min. Max. Unit
*
Address delay time t
AD
– 8 ns
P_CEx delay time (1) t
CE1
– 8 ns
P_CEx delay time (2) t
CE2
– 8 ns
Wait setup time t
WTS
15 – ns
Wait hold time t
WTH
0 – ns
Read signal delay time (1) t
RDD1
8 ns
Read data setup time t
RDS
12 ns
Read data hold time t
RDH
0 ns
Write signal delay time (1) t
WRD1
8 ns
Write data delay time (1) t
WDD1
10 ns
Write data delay time (2) t
WDD2
0 10 ns
Write data hold time t
WDH
0 ns