Manual

Opus Card – DDR-2 Interface
Reference Manual
12/03/2010 07:35 AM 21
Copyright © 2009-2010 by CML
3.3.6 Burst Memory Read - Two 64-bit Words
The timing diagram below is for a two 64-bit word burst read. Data is buffered to a FIFO as it is
read from the DDR-2 controller. The data is then read from the FIFO as it is transferred to the
PLB slave.
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15
Read
Address
Word 1 Word 2
Word1
Address
Idle
Queue_D1
IdleWai t_RdVal i d
Queue_D2 FIFO_Rea d
Signals below are from write_ctrl
0x10
Word2
0x0 0x1 0x0
FIFO_Rd FIFO_RdLo_Bits Lo_Bits
Idle Idle
Address + 0x08
TimeGen
DDR2_Clk
Bus2IP_Clk
Bus2IP_CS
Bus2IP_Burst
Bus2IP_BurstLength
Bus2IP_RNW
Bus2IP_Addr
Bus2IP_RdReq
IP2Bus _Data
Rd_Send_Cmd
burst_ack
Rd_Send_Ack
Rd_Data_Valid
Rd_Data_FIFO_Out
Rd_Burst_Cnt
rdfifo_empty
rdfifo_rden
State
FIFO_State
IP2Bus _AddrAck
IP2Bus _RdAck
App_AF_WREn
App_AF_Cmd
App_AF_Addr