User's Manual

Table Of Contents
S3C2450X RISC MICROPROCESSOR SYSTEM CONTROLLER
2-7
Table 2-3. Clock Source Selection for the EPLL
CLKSRC[8] (register) CLKSRC[7] (register) OM[0] EPLL Reference Clock
0 X 0 XTI
0 X 1 EXTCLK
1 0 X XTI
1 1 X EXTCLK
Table 2-4. PLL & Clock Generator Condition
MPLLCAP : N/A
Loop filter capacitance
C
LF
EPLLCAP : Typical 1.8nF 5%
Fin
-
MPLL: 10 30 MHz
EPLL: 10 40 MHz
Fout
-
MPLL: 40 1600 MHz
EPLL: 20 600 MHz
External capacitance used for X-tal
C
EXT
15 pF
Feedback Resistor used for X-tal
R
F
1MΩ
Figure 2-4. Main Oscillator Circuit Examples