User's Manual

Table Of Contents
ELECTRICAL DATA S3C2450X RISC MICROPROCESSOR
29-16
SCLK
SDATA
DQS
nSCAS
tSWD
tWPRE
tDQSS
tDH
tDS
WRITE TIMING @ RL = 3, WL=RL-1
SDATA
DQS
nSWE
tSWD
tDQSQ
nSCAS
READ TIMING @ RL = 3
nSWE
tSCD
Figure 29-15. DDR2 Timing
Parameter Symbol Min Max Unit
DDR2 First DQS latching transition to associated
clock edge
t
DQSS
0.4 0.66 ns
DDR2 DQ and DM output setup time
t
DS
x 2.70 ns
DDR2 DQ and DM output hold time
t
DH
x 1.53 ns
DDR2 DQS-DQ skew for DQS and associated DQ
signals
t
DQSQ
x 0.7 ns