User's Manual

Table Of Contents
PCM AUDIO INTERFACE S3C2450X RISC MICROPROCESSOR
28-10
3.7 PCM RX FIFO REGISTER
Register Address R/W Description Reset Value
PCM_RXFIFO0 0x5C00000C R/W PCM0 interface Receive FIFO data register 0x00010000
PCM_RXFIFO1 0x5C00010C R/W PCM1 interface Receive FIFO data register 0x00010000
The bit definitions for the PCM_RXFIFO Register are shown below:
PCM_RXFIFOn Bit Description Initial State
Reserved [31:17] Reserved
RXFIFO_DVALID [16] RXFIFO data is valid
Write: don’t care
Read: TXFIFO read data valid
1 = Valid
0 = Invalid (probably read an empty fifo)
1
RXFIFO_DATA [15:0] Write: Write PCM data to RXFIFO for debugging RXFIFO
Read: Read PCM data from RXFIFO
Note: The RXFIFO is written by the PCM serial shift engine
0