User's Manual

Table Of Contents
S3C2450X RISC MICROPROCESSOR S3C2450X RISC MICROPROCESSOR
26-18
8.2 IIS MODE REGISTER (IISMOD)
Register Address Description Reset Value
IISMOD 0x55000004 IIS interface mode register 0x0000_0000
IISMOD Bit R/W Description
Reserved [31:15] R/W Reserved. Program to zero.
CDD2 [21:20] R/W
Channel-2 Data Discard. Discard means zero padding. It only supports
8/16 bit mode.
00 = No Discard
01 = I2STXD[15:0] Discard
10 = I2STXD[31:16] Discard
11 = Reserved
CDD1 [19:18] R/W
Channel-1 Data Discard. Discard means zero padding. It only supports
8/16 bit mode.
00 = No Discard
01 = I2STXD[15:0] Discard
10 = I2STXD[31:16] Discard
11 = Reserved
DCE [17:16] R/W
Data Channel Enable.
[17] = SD2 channel enable
[16] = SD1 channel enable
[15] R/W Reserved, Program to Zero
BLC [14:13] R/W
Bit Length Control Bit Which decides transmission of 8/16 bits per
audio channel
00 = 16 Bits per channel
01 = 8 Bits Per Channel
10 = 24 Bits Per Channel
11 = Reserved
CDCLKCON [12] R/W
Determine direction of codec clock(I2SCDCLK)
0 = Supply codec clock to external codec chip.
(from PCLK, EPLL, EPLLRefCLK)
1 = Get codec clock from external codec chip. (to CLKAUDIO)
(Refer to Figure 26-2)
IMS [11:10] R/W IIS master or slave mode select. (and select source of codec clock)
00 = Master mode
(PCLK is source clock for I2SSCLK, I2SLRCLK, I2SCDCLK)
01 = Master mode
(CLKAUDIO is source clock for I2SSCLK, I2SLRCLK.
CLKAUDIO-EPLL, EPLLRefCLK is source clock for I2SCDCLK)
10 = Slave mode (PCLK is source clock for I2SCDCLK)
11 = Slave mode
(CLKAUDIO-EPLL, EPLLRefCLK is source clock for I2SCDCLK)
(Refer to Figure 26-2)