User's Manual

Table Of Contents
S3C2450X RISC MICROPROCESSOR PRODUCT OVERVIEW
1-31
4.2 S3C2450 OPERATION MODE DESCRIPTION
Table 1-5. S3C2450 Operation Mode Description
OM[4] OM[3] OM[2] OM[1] OM[0] OM[4] OM[3] OM[2] OM[1] OM[0]
Operation
Mode
0 X-TAL
0 1 0 0
1
iROM
EXTCLK
iROM
0 Reserved Reserved
0
1 JTAG JTAG
0 X-TAL
0
1
1
OneNAND
(Muxed)
16-bit
EXTCLK
OneNAND
(Muxed)
0 X-TAL
0
1
8-bit
EXTCLK
0 X-TAL
1 0
1
1
1
OneNAND/
ROM
ROM/
OneNAND
(Demuxed)
16-bit
EXTCLK
ROM/
OneNAND
(Demuxed)
* OM[0] selects the clock source of MPLL/EPLL
( You can select different EPLL clock source with that of MPLL by software setting – refer to SYSCON)